# LEON-G100/G200 Quad Band GSM/GPRS Voice and Data Modules System Integration Manual

#### Abstract

This document describes the features and integration of the LEON-G100/G200 Quad Band GSM/GPRS data and voice modules. The LEON-G100/G200 are complete and cost efficient solutions, bringing full feature Quad Band GSM/GPRS data and voice transmission technology in a compact form factor.



29.5 x 18.9 x 3.01 mm

www.u-blox.com





| <b>Document Information</b> | on                                                                                              |  |  |  |
|-----------------------------|-------------------------------------------------------------------------------------------------|--|--|--|
| Title                       | LEON-G100/G200                                                                                  |  |  |  |
| Subtitle                    | Quad Band GSM/GPRS<br>Voice and Data Modules                                                    |  |  |  |
| Document type               | System Integration Manual                                                                       |  |  |  |
| Document number             | GSM.G1-HW-09002-D                                                                               |  |  |  |
| Document status             | Preliminary                                                                                     |  |  |  |
|                             | This document contains preliminary data, revised and supplementary data may be published later. |  |  |  |

#### This document applies to the following products:

| Name      | Type number      | Firmware version | PCN reference |
|-----------|------------------|------------------|---------------|
| LEON-G100 | LEON-G100-00S-00 | 07.30.00         | n.a.          |
| LEON-G200 | LEON-G200-00S-00 | 07.30.00         | n.a.          |
| LEON-G100 | LEON-G100-01S-00 | 07.30.02         | n.a.          |
| LEON-G200 | LEON-G200-01S-00 | 07.30.02         | n.a.          |
| LEON-G100 | LEON-G100-02S-00 | 07.30.03         | n.a.          |
| LEON-G200 | LEON-G200-02S-00 | 07.30.03         | n.a.          |

GSM.G1-HW-09002-D Page 2

This document and the use of any information contained therein, is subject to the acceptance of the u-blox terms and conditions. They can be downloaded from www.u-blox.com.

u-blox makes no warranties based on the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice.

u-blox reserves all rights to this document and the information contained herein. Reproduction, use or disclosure to third parties without express permission is strictly prohibited. Copyright © 2010, u-blox AG.

u-blox® is a registered trademark of u-blox Holding AG in the EU and other countries.



# **Preface**

#### u-blox Technical Documentation

As part of our commitment to customer support, u-blox maintains an extensive volume of technical documentation for our products. In addition to our product-specific technical data sheets, the following manuals are available to assist u-blox customers in product design and development.

**AT Commands Manual:** This document provides the description of the supported AT commands by the LEON GSM/GPRS Voice and Data Modules to verify all implemented functionalities.

**System Integration Manual:** This Manual provides hardware design instructions and information on how to set up production and final product tests.

**Application Note:** document provides general design instructions and information that applies to all u-blox Wireless modules. See Section Related documents for a list of Application Notes related to your Wireless Module.

#### How to use this Manual

The LEON-G100/G200 System Integration Manual provides the necessary information to successfully design in and configure these u-blox wireless modules.

This manual has a modular structure. It is not necessary to read it from the beginning to the end.

The following symbols are used to highlight important information within the manual:



An index finger points out key information pertaining to module integration and performance.



A warning symbol indicates actions that could negatively impact or damage the module.

# **Questions**

If you have any questions about u-blox Wireless Integration, please:

- Read this manual carefully.
- Contact our information service on the homepage http://www.u-blox.com
- Read the questions and answers on our FAQ database on the homepage <a href="http://www.u-blox.com">http://www.u-blox.com</a>

# **Technical Support**

#### **Worldwide Web**

Our website (www.u-blox.com) is a rich pool of information. Product information, technical documents and helpful FAQ can be accessed 24h a day.

#### By E-mail

Contact the nearest of the Technical Support offices by email. Use our service pool email addresses rather than any personal email address of our staff. This makes sure that your request is processed as soon as possible. You will find the contact details at the end of the document.

#### **Helpful Information when Contacting Technical Support**

When contacting Technical Support please have the following information ready:

- Module type (e.g. LEON-G100) and firmware version
- Module configuration
- Clear description of your question or the problem
- A short description of the application
- Your complete contact details



# **Contents**

| Preface                                                    | 3  |
|------------------------------------------------------------|----|
| Contents                                                   | 4  |
| 1 System description                                       | 7  |
| 1.1 Overview                                               |    |
| 1.2 Architecture                                           | 8  |
| 1.2.1 Functional blocks                                    | 9  |
| 1.2.2 Hardware differences between LEON-G100 and LEON-G200 | 9  |
| 1.3 Pin-out                                                | 10 |
| 1.4 Operating modes                                        | 12 |
| 1.5 Power management                                       | 14 |
| 1.5.1 Power supply circuit overview                        | 14 |
| 1.5.2 Module supply (VCC)                                  | 15 |
| 1.5.3 Battery charger (LEON-G200 only)                     | 19 |
| 1.5.4 RTC Supply (V_BCKP)                                  | 23 |
| 1.6 System functions                                       | 24 |
| 1.6.1 Module power on                                      | 24 |
| 1.6.2 Module power off                                     | 26 |
| 1.6.3 Module reset                                         | 27 |
| 1.7 RF connection                                          | 29 |
| 1.8 Antenna supervisor                                     |    |
| 1.9 Audio                                                  | 30 |
| 1.9.1 Analog Audio interface                               |    |
| 1.9.2 Digital Audio interface (LEON-G200 only)             |    |
| 1.9.3 Voice-band processing system                         |    |
| 1.10 SIM interface                                         |    |
| 1.10.1 SIM functionality                                   | 41 |
| 1.11 Serial Communication                                  |    |
| 1.11.1 Asynchronous serial interface (UART)                |    |
| 1.11.2 DDC (I <sup>2</sup> C) interface                    | 48 |
| 1.12 ADC input (LEON-G100 only)                            |    |
| 1.13 General Purpose Input/Output (GPIO)                   |    |
| 1.14 Approvals                                             |    |
| 1.14.1 Compliance with FCC and IC Rules and Regulations    | 51 |
| 2 Design-In                                                | 52 |
| 2.1 Schematic design-in checklist                          | 52 |
| 2.2 Design Guidelines for Layout                           | 53 |
| 2.2.1 Layout guidelines per pin function                   | 53 |
| 2.2.2 Footprint and paste mask                             | 59 |
| 2.2.3 Placement                                            | 61 |



| 2.3        | Mo    | odule thermal resistance                                | 61  |
|------------|-------|---------------------------------------------------------|-----|
| 2.4        | An    | tenna guidelines                                        | 62  |
| 2          | .4.1  | Antenna termination                                     | 63  |
| 2          | .4.2  | Antenna radiation                                       | 64  |
| 2          | .4.3  | Antenna detection functionality                         | 66  |
| 3 F        | land  | ling and soldering                                      | 67  |
| 3.1        | Pac   | ckaging, shipping, storage and moisture preconditioning | 67  |
| 3.2        | Pro   | ocessing                                                | 67  |
| 3          | .2.1  | Soldering paste                                         | 67  |
| 3          | .2.2  | Reflow soldering                                        | 67  |
| 3          | .2.3  | Optical inspection                                      | 68  |
| 3          | .2.4  | Cleaning                                                | 68  |
| 3          | .2.5  | Repeated reflow soldering                               | 69  |
| 3          | .2.6  | Wave soldering                                          | 69  |
| 3          | .2.7  | Hand soldering                                          | 69  |
| 3          | .2.8  | Rework                                                  | 69  |
| 3          | .2.9  | Conformal coating                                       | 69  |
| 3          | .2.10 | Casting                                                 |     |
| 3          | .2.11 | Grounding metal covers                                  | 69  |
| 3          | .2.12 | Use of ultrasonic processes                             | 69  |
|            |       |                                                         |     |
| 4 P        | rodu  | ct Testing                                              | 70  |
| 4.1        | u-k   | plox in-series production test                          |     |
| A nn       | andi. | ,                                                       | 71  |
| Appe       | enaix | C                                                       | / I |
| A E        | xtra  | Features                                                | 71  |
| A.1        |       | mware (upgrade) Over AT (FOAT)                          |     |
|            | .1.1  | Overview                                                |     |
|            | .1.2  | FOAT procedure                                          |     |
| A.2        |       | ewall                                                   |     |
| A.2        |       | P/IP                                                    |     |
|            | .3.1  | Multiple IP addresses and sockets                       |     |
| A.4        |       | o                                                       |     |
| A.4<br>A.5 |       | TP                                                      |     |
|            |       |                                                         |     |
| A.6        |       | TP                                                      |     |
| A.7        |       | mware (upgrade) Over The Air (FOTA) (LEON-G200 only)    |     |
| A.8        | G۲    | S                                                       | /2  |
| В          | iloss | ary                                                     | 73  |
| Rela       | ted d | ocuments                                                | 75  |
| Revi       | sion  | history                                                 | 76  |
| v 1.       |       | ···                                                     | / 0 |



| Contact    | 77 |
|------------|----|
| .VII (WC ( |    |



# 1 System description

#### 1.1 Overview

LEON-G100/G200 GSM/GPRS modules integrate a full-featured Release 99 GSM-GPRS protocol stack, with the following main characteristics.

- Quad band support: GSM 850 MHz, EGSM 900 MHz, DCS 1800 MHz and PCS 1900 MHz
- Power class 4 (33 dBm nominal maximum output power) for GSM/EGSM bands
- Power class 1 (30 dBm nominal maximum output power) for DCS/PCS bands
- GPRS multi-slot class 10
- All GPRS coding schemes from CS1 to CS4 are supported
- GPRS bit rate: 85.6 kb/s (max.), 53.6 kb/s (typ.) in down-link; 42.8 kb/s (max.), 26.8 kb/s (typ.) in up-link
- CS (Circuit Switched) Data calls are supported in transparent/non transparent mode up to 9.6 kb/s
- Encryption algorithms A5/1 for GSM and GPRS support
- Bearer service fax Group 3 Class 2.0 support
- Class B Mobile Stations (i.e. the data module can be attached to both GPRS and GSM services, using one service at a time)
- Network operation modes I to III are supported
- PBCCH/PCCCH logical channels supported, CBCH reception when PBCCH supported

Paging messages for GSM calls can optionally be monitored during GPRS data transfer in not-coordinating network operation mode NOM II-III.

GPRS multi-slot class determines the maximum number of timeslots available for upload and download and thus the speed at which data can be transmitted and received: higher classes typically allow faster data transfer rates. GPRS multi-slot class 10 uses a maximum of 4 slots in download (reception) and 2 slots in upload (transmission), with 5 slots in total.

The network automatically configures the number of timeslots used for reception or transmission (voice calls take precedence over GPRS traffic). The network also automatically configures channel encoding (CS1 to CS4).

The maximum GPRS bit rate of the mobile station depends on the coding scheme and number of time slots.



# 1.2 Architecture



Figure 1: LEON-G100 block diagram



Figure 2: LEON-G200 block diagram



#### 1.2.1 Functional blocks

LEON-G100/G200 modules consist of the following functional blocks:

- RF
- Baseband
- Power Management

#### 1.2.1.1 RF

The RF block is composed of the following main elements:

 RF transceiver (integrated in the GSM/GPRS single chip) performing modulation, up-conversion of the baseband I/Q signals, down-conversion and demodulation of the RF received signals. The RF transceiver includes:

Constant gain direct conversion receiver with integrated LNAs;

Highly linear RF quadrature demodulator;

Digital Sigma-Delta transmitter modulator;

Fractional-N Sigma-Delta RF synthesizer;

3.8 GHz VCO;

Digital controlled crystal oscillator.

• Transmit module, which amplifies the signals modulated by the RF transceiver and connects the single antenna input/output pin of the module to the suitable RX/TX path, via its integrated parts:

Power amplifier;

Antenna switch;

- RX diplexer SAW (band pass) filters
- 26 MHz crystal, connected to the digital controlled crystal oscillator to perform the clock reference in active or connected mode

#### 1.2.1.2 Baseband

The Baseband block is composed of the following main elements:

• Baseband integrated in the GSM/GPRS single chip, including:

Microprocessor;

DSP (for GSM/GPRS Layer 1 and audio processing);

Peripheral blocks (for parallel control of the digital interfaces);

Audio analog front-end;

Memory system in a multi-chip package integrating two devices:

NOR flash non-volatile memory;

PSRAM volatile memory;

 32.768 kHz crystal, connected to the oscillator of the RTC to perform the clock reference in idle or poweroff mode.

#### 1.2.1.3 Power Management

The Power Management block is composed of the following main elements:

- Voltage regulators integrated in the GSM/GPRS single chip for direct connection to battery;
- Charging control circuitry.

#### 1.2.2 Hardware differences between LEON-G100 and LEON-G200

Hardware differences between the LEON-G100 and the LEON-G200 modules:

- Charging control circuitry is available on the LEON-G200 module only
- ADC input is provided on the LEON-G100 module only



# 1.3 Pin-out

Table 1 describes the pin-out of LEON-G100/G200 modules, with pins grouped by function.

| Function | Pin                         | No                                                    | I/O | Description                                                           | Remarks                                                                                                                                                                                                                                                                                    |
|----------|-----------------------------|-------------------------------------------------------|-----|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power    | VCC                         | 50                                                    | I   | Module Supply                                                         | Clean and stable supply is required: low ripple and low voltage drop must be guaranteed.  Voltage provided has to be always above the minimum limit of the operating range.  Consider that there are large current spike in connected mode, when a GSM call is enabled.  See section 1.5.2 |
|          | GND                         | 1, 3, 6,<br>7, 8, 17,<br>25, 36,<br>45, 46,<br>48, 49 | N/A | Ground                                                                | GND pins are internally connected but good (low impedance) external ground can improve RF performances.                                                                                                                                                                                    |
|          | V_BCKP                      | 2                                                     | I/O | Real Time Clock supply                                                | V_BCKP = 2.0 V (typical) generated by the module<br>to supply Real Time Clock when VCC supply<br>voltage is within valid operating range.<br>See section 1.5.4                                                                                                                             |
|          | VSIM                        | 35                                                    | 0   | SIM supply                                                            | SIM supply automatically generated by the<br>module.<br>See section 1.10                                                                                                                                                                                                                   |
|          | V_CHARGE -<br>(LEON-G200)   | 4                                                     | I   | Charger voltage supply input                                          | V_CHARGE and CHARGE_SENSE must be externally connected.  The external supply used as charging source must be voltage and current limited. See section 1.5.3                                                                                                                                |
|          | CHARGE_SENSE<br>(LEON-G200) | 5                                                     | I   | Charger voltage<br>measurement input                                  | V_CHARGE and CHARGE_SENSE must be externally connected.  The external supply used as charging source must be voltage and current limited.  See section 1.5.3                                                                                                                               |
| RF       | ANT                         | 47                                                    | I/O | RF antenna                                                            | 50 $\Omega$ nominal impedance. See section 1.8                                                                                                                                                                                                                                             |
| Audio    | HS_DET                      | 18                                                    | I   | Headset detection input                                               | Internal active pull-up to 2.85 V enabled.<br>See section 1.9.1.3                                                                                                                                                                                                                          |
|          | 12S_WA<br>(LEON-G200)       | 26                                                    | 0   | I2S word alignment                                                    | I2S Interface: see section 1.9.2. Check device specifications to ensure compatibility of supported modes to LEON-G100/G200 module. Add a test point to provide access to the pin for debugging.                                                                                            |
|          | I2S_TXD<br>(LEON-G200)      | 27                                                    | 0   | I2S transmit data                                                     | I2S Interface: see section 1.9.2. Check device specifications to ensure compatibility of supported modes to LEON/G200 module. Add a test point to provide access to the pin for debugging.                                                                                                 |
| -        | 125_CLK<br>(LEON-G200)      | 28                                                    | 0   | I2S clock                                                             | I2S Interface: see section 1.9.2. Check device specifications to ensure compatibility of supported modes to LEON/G200 module. Add a test point to provide access to the pin for debugging.                                                                                                 |
|          | I2S_RXD<br>(LEON-G200)      | 29                                                    | l   | I2S receive data                                                      | I2S Interface: see section 1.9.2. Internal active pull-<br>up to 2.85 V enabled. Check device specifications<br>to ensure compatibility of supported modes to<br>LEON/G200 module. Add a test point to provide<br>access to the pin for debugging.                                         |
|          | HS_P                        | 37                                                    | 0   | First speaker output<br>with low power single-<br>ended analog audio  | This audio output is used when audio downlink path is "Normal earpiece" or "Mono headset" Audio pin: see section 1.9.1                                                                                                                                                                     |
|          | SPK_P                       | 38                                                    | 0   | Second speaker output<br>with high power<br>differential analog audio | This audio output is used when audio downlink path is "Loudspeaker". Audio pin: see section 1.9.1                                                                                                                                                                                          |
|          | SPK_N                       | 39                                                    | 0   | Second speaker output with power differential                         | This audio output is used when audio downlink path is "Loudspeaker". Audio pin: see section                                                                                                                                                                                                |



| Function | Pin                     | No | I/O | Description                                                 | Remarks                                                                                                                       |
|----------|-------------------------|----|-----|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
|          |                         |    |     | analog audio output                                         | 1.9.1                                                                                                                         |
|          | MIC_BIAS2               | 41 | I   | Second microphone<br>analog signal input and<br>bias output | This audio input is used when audio uplink path is set as "Headset Microphone". Audio pin: see section 1.9.1                  |
|          | MIC_GND2                | 42 | I   | Second microphone analog reference                          | Local ground of second microphone. Audio pin: see section 1.9.1                                                               |
|          | MIC_GND1                | 43 | I   | First microphone analog reference                           | Local ground of the first microphone. Audio pin: see section 1.9.1                                                            |
|          | MIC_BIAS1               | 44 | I   | First microphone analog<br>signal input and bias<br>output  | This audio input is used when audio uplink path is set as "Handset Microphone". Audio pin: see section 1.9.1                  |
| SIM      | SIM_CLK                 | 32 | 0   | SIM clock                                                   | SIM interface: see section 1.10. Must meet SIM specifications                                                                 |
|          | SIM_IO                  | 33 | I/O | SIM data                                                    | SIM interface: see section 1.10. Internal 4.7k pull-<br>up to VSIM. Must meet SIM specifications                              |
|          | SIM_RST                 | 34 | 0   | SIM reset                                                   | SIM interface: see section 1.10. Must meet SIM specifications                                                                 |
| UART     | DSR                     | 9  | 0   | UART data set ready                                         | See section 1.11.1. Control convention of the pins                                                                            |
|          | RI                      | 10 | 0   | UART ring indicator                                         | See section 1.11.1. Control convention of the pins                                                                            |
|          | DCD                     | 11 | 0   | UART data carrier detect                                    | See section 1.11.1. Control convention of the pins                                                                            |
|          | DTR                     | 12 | I   | UART data terminal ready                                    | Internal active pull-up to 2.85 V enabled. See section 1.11.1. Control convention of the pins                                 |
|          | RTS                     | 13 | l   | UART ready to send                                          | Internal active pull-up to 2.85 V enabled. See section 1.11.1. Control convention of the pins                                 |
|          | CTS                     | 14 | 0   | UART clear to send                                          | See section 1.11.1. Control convention of the pins                                                                            |
|          | TxD                     | 15 | I   | UART transmitted data                                       | Internal active pull-up to 2.85 V enabled. See section 1.11.1. Control convention of the pins                                 |
|          | RxD                     | 16 | 0   | UART received data                                          | See section 1.11.1. Control convention of the pins                                                                            |
| DDC      | SCL                     | 30 | 0   | I2C bus clock line                                          | <b>Fixed open drain. External pull-up required.</b> See section 1.11.2                                                        |
|          | SDA                     | 31 | I/O | I2C bus data line                                           | <b>Fixed open drain. External pull-up required.</b> See section 1.11.2                                                        |
| ADC      | ADC1<br>(LEON-G100)     | 5  | I   | ADC input                                                   | Resolution: 12 bits. See section 1.12; consider that the impedance of this input changes depending on the operative mode      |
| GPIO     | GPIO1                   | 20 | I/O | GPIO                                                        | See section 1.13. Add a test point to provide access to the pin for debugging.                                                |
|          | GPIO2                   | 21 | I/O | GPIO                                                        | See section 1.13                                                                                                              |
| System   | PWR_ON                  | 19 | I   | Power-on input                                              | PWR_ON pin has high input impedance.  Do not keep floating in noisy environment: external pull-up required. See section 1.6.1 |
|          | RESET_N                 | 22 | I   | External reset input                                        | See section 1.6.3                                                                                                             |
| Reserved | Reserved                | 23 |     |                                                             | Do not connect                                                                                                                |
|          | Reserved                | 24 |     |                                                             | Do not connect                                                                                                                |
|          | Reserved                | 40 |     |                                                             | Do not connect                                                                                                                |
|          | Reserved<br>(LEON-G100) | 4  |     |                                                             | Do not connect                                                                                                                |
|          | Reserved<br>(LEON-G100) | 26 |     |                                                             | Do not connect. Add a test point to provide access to the pin for debugging.                                                  |
|          | Reserved<br>(LEON-G100) | 27 |     |                                                             | Do not connect. Add a test point to provide access to the pin for debugging.                                                  |
|          | Reserved<br>(LEON-G100) | 28 |     |                                                             | Do not connect. Add a test point to provide access to the pin for debugging.                                                  |
|          | Reserved<br>(LEON-G100) | 29 |     |                                                             | Do not connect. Add a test point to provide access to the pin for debugging.                                                  |

Table 1: LEON-G100/G200 pin-out



# 1.4 Operating modes

LEON-G100/G200 modules include several operating modes, each have different features and interfaces. Table 2 summarizes the various operating modes and provides general guidelines for operation.

| General Status   | Operating Mode   | Description                                                                                                                                         | Features / Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power-down       | Not-Powered Mode | VCC supply not present or<br>below normal operating range.<br>Microprocessor not operating.<br>RTC only operates if supplied<br>through V_BCKP pin. | Module is switched off.  Module cannot be switched on by a falling edge provided of the PWR_ON input, neither by a preset RTC alarm, or a rising edge to a valid voltage for charger detection provided on the V_CHARGE and CHARGE_SENSE inputs.  Application interfaces not accessible.  Internal RTC timer operates only if a valid voltage is applied to V_BCKP pin.  Any external signal connected to UART I/F, I2S I/F, HS_DET, or a GPIO must be set low or tri-stated to avoid an increase of module power-off consumption.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                  | Power-Off Mode   | VCC supply within normal operating range. Microprocessor not operating. Only RTC runs.                                                              | Module is switched off: normal shutdown after sending the AT+CPWROFF command (refer to u-blox AT Commands Manual [2]).  Module can be switched on by a falling edge provided on the PWR_ON input, by a preset RTC alarm, or by a rising edge to a valid voltage for charger detection provided on the V_CHARGE and CHARGE_SENSE inputs.  Application interfaces are not accessible.  Only the internal RTC timer in operation.  Any external signal connected to the UART VF, I2S VF, HS_DET pin, or a GPIO must be set low or tri-stated to avoid an increase of the module power-off consumption.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Normal operation | Idle-Mode        | Microprocessor runs with 32 kHz as reference oscillator. Module does not accept data signals from an external device.                               | Module is switched on and is in idle mode (i.e. power saving / sleep mode).  Application interfaces disabled.  Module by default automatically enters idle mode whenever possible, unless this mode is disabled by appropriate AT command (refer to u-blox AT Commands Manual [2]).  If module is registered with the network, it automatically enters idle mode and periodically wakes up to active mode to monitor the paging channel for the paging block reception according to network indication.  If module is not registered with the network, it automatically goes in idle mode and periodically wakes up to monitor external activity.  Module wakes up from default idle mode to active mode if an RTC alarm occurs.  Module wakes up from default idle mode to active mode when data received on UART interface with HW flow contro enabled.  Module wakes up from default idle mode to active mode when the RTS input line is set to the ON state by the DTE if the AT+UPSV=2 command is sent to the module (feature no enabled by default).  The hardware flow control output (CTS line) indicates when the module is in idle (power saving mode): the line is driven in the OFF state when the module is not prepared to accept data signals. |
|                  | Active-Mode      | Microprocessor runs with 26 MHz as reference oscillator. The module is prepared to accept data signals from an external device.                     | Module is switched on and is fully active: power saving is no enabled.  The application interfaces are enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



| General Status               | Operating Mode  | Description                                                                                                                                                                                                                                                                                  | Features / Remarks                                                                                                                                                                                                                        |
|------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                              | Connected-Mode  | Voice or data call enabled. Microprocessor runs with 26 MHz as reference oscillator. Module is prepared to accept data signals from an external device.                                                                                                                                      | The module is switched on and a voice call or a data call (GSM/GPRS) is in progress.  Module is fully active.  Application interfaces are enabled.  When call terminates, module returns to the last operating state (Idle or Active).    |
| Charging<br>(LEON-G200 only) | Pre-charge mode | Battery connected to VCC. Battery voltage level is below the VCC normal operating range. Charger connected to V_CHARGE and CHARGE_SENSE inputs with proper voltage and current characteristics. Charging of the deeply discharged battery is enabled while the module is switched off.       | Module is switched off and cannot be switched on (not powered mode).  The Pre-Charge phase of the charging process is enabled: charging of the deeply discharged battery is forced by HW at slow current while the module is switched off |
|                              | Charge-mode     | Battery connected to VCC. Battery voltage level is within the VCC normal operating range. Charger connected to V_CHARGE and CHARGE_SENSE inputs with proper voltage and current characteristics. Charging process enabled while the module is switched on and normal operations are enabled. | Module is switched on and normal operations are enabled (Idle mode, Active mode or Connected mode).  The charging process is enabled: charging of battery is controlled by the microprocessor while the module is switched on             |

Table 2: Module operating modes summary



# 1.5 Power management

# 1.5.1 Power supply circuit overview



Figure 3: Power supply concept

| Name   | Description            | Remarks                                                                                                                                                                                                                                                                 |
|--------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC    | Module Supply          | Clean and stable supply is required: low ripple and low voltage drop must be guaranteed.  Voltage provided has to be always above the minimum limit of the operating range.  Consider that there are large current spike in connected mode, when a GSM call is enabled. |
| GND    | Ground                 | GND pins are internally connected but good (low impedance) external ground can improve RF performances.                                                                                                                                                                 |
| V_BCKP | Real Time Clock supply | V_BCKP = 2.0 V (typical) generated by the module to supply Real Time Clock when VCC supply voltage is within valid operating range.                                                                                                                                     |

Table 3: Power supply pins



Power supply is via **VCC** pin. This is the only one main power supply pin.

VCC pin connects the RF Power Amplifier and the integrated power management unit within the module: all supply voltages needed by the module are generated from the VCC supply by integrated voltage regulators.

When the VCC voltage is within the valid operating range, the module supplies the Real Time Clock. If the VCC voltage is under the minimum operating limit, the Real Time Clock can be externally supplied via **V\_BCKP** pin.

When a 1.8 V or a 3 V SIM card type is connected, LEON-G100 / LEON-G200 automatically supply the SIM card via **VSIM** pin. Activation and deactivation of the SIM interface with automatic voltage switch from 1.8 to 3 V is implemented, in accordance to the ISO-IEC 78-16-e specifications.

The integrated power management unit also provides the control state machine for system start up, including start up with discharged batteries, pre-charging and system reset control.

LEON-G100 / LEON-G200 feature a power management concept optimized for most efficient use of battery power. This is achieved by hardware design utilizing power efficient circuit topology, and by power management software controlling the power saving mode of the module. Battery management runs in the context of the operation and maintenance process:

- Battery charging control, in order to maintain the full capacity of the battery
- Collecting and processing of measurements of battery voltage

#### 1.5.2 Module supply (VCC)

LEON-G100 / LEON-G200 modules must be supplied through **VCC** pin by a DC power supply. Voltages must be stable, due to the surging consumption profile of the GSM system (described in the section 1.5.2.1). The DC power supply can be selected from:

- A switching regulator with appropriate power capabilities, low output ripple, and with a switching frequency greater or equal to 1 MHz
- An LDO linear regulator with appropriate power capabilities and with proper power dissipation
- A rechargeable Li-Ion battery with a capacity from 500 mAh up to 1100 mAh (recommended)
- A primary (not rechargeable) battery with appropriate power capabilities

The voltage provided to **VCC** pin must be within the normal operating range limits specified in the LEON-G100/G200 Data Sheet [1]. Complete functionality of the module is only guaranteed within the specified minimum and maximum VCC voltage range.



Ensure that the input voltage at **VCC** pin is above the normal operating range minimum limit to enable the switch-on of the module. Note that the module cannot be switched on if the VCC voltage value is below the minimum specified limit. See LEON-G100/G200 Data Sheet [1].

When LEON-G100 / LEON-G200 modules are in operation, the voltage provided to the VCC pin can exceed the normal operating range limits but must be within the extended operating range limits specified in LEON-G100/G200 Data Sheet [1]. Module reliability is only guaranteed within the specified operational extended voltage range.



Ensure that the input voltage at the VCC pin never drops below the extended operating range minimum limit when the module is switched on, not even during a GSM transmit burst, where the current consumption can rise up to maximum peaks of 2.5 A in case of a mismatched antenna load. Note that the module switches off when the VCC voltage value drops below the minimum limit.



Operation above the extended operating range maximum limit is not recommended and extended exposure beyond it may affect device reliability.





Stress beyond the VCC absolute maximum ratings may cause permanent damage to the module: if necessary, voltage spikes beyond VCC absolute maximum ratings must be limited to values within the specified boundaries by using appropriate protection.

When designing the power supply for the application, pay specific attention to power losses and transients:

- do not exceed 200 mV voltage drops during transmit bursts
- avoid undershoot and overshoot on voltage drops at the start and at the end of a transmission
- minimize voltage ripple on the supply



Figure 4: Description of the VCC voltage profile versus time during a GSM call

To reduce voltage drops, use a low impedance power source. The resistance of the power supply lines (connected to VCC and GND pins of the module) on the application board and battery pack should also be considered and minimized: cabling and routing must be as short as possible in order to minimize power losses.

To avoid undershoot and overshoot on voltage drops at the start and at the end of a transmit burst during a GSM call (when current consumption on the VCC supply can rise up to 2.5 A in the worst case), place a 330  $\mu$ F low ESR capacitor (e.g. KEMET T520D337M006ATE045) located near **VCC** pin of LEON-G100/G200 board.

To reduce voltage ripple and noise, place near **VCC** pin of the LEON-G100/G200 the following:

- 100 nF capacitor (e.g Murata GRM155R61A104K) and a 10 nF capacitor (e.g. Murata GRM155R71C103K) to filter digital logic noises from clocks and data sources
- 10 pF capacitor (e.g. Murata GRM1555C1E100J) to filter transmission EMI in the DCS/PCS bands
- 39 pF capacitor (e.g. Murata GRM1555C1E390J) to filter transmission EMI in the GSM/EGSM bands



Any degradation in power supply performance (due to losses, noise or transients) will directly affect the RF performance of the module since the single external DC power source indirectly supplies all the digital and analog interfaces, and also directly supplies the RF power amplifier (PA).

If the module is supplied by a battery, do not connect any other power supply at **VCC** pin in parallel to the battery.

Figure 5 and the components listed in Table 4 show an example of a power supply circuit, where the module is not supplied by a battery. This example is implemented on the Evaluation Board EVK-G25H. **VCC** supply is provided by a step-down switching regulator with a 1 MHz switching frequency.





Figure 5: Suggested schematic design for the VCC voltage supply application circuit using a step-down regulator

| Reference | Description                                               | Part Number - Manufacturer         |
|-----------|-----------------------------------------------------------|------------------------------------|
| C37       | 330 $\mu$ F Capacitor Tantalum D_SIZE 6.3 V 45 m $\Omega$ | T520D337M006ATE045 - KEMET         |
| C41       | 47 μF Capacitor Aluminum 0810 50 V                        | MAL215371479E3 - Vishay            |
| C43       | 10 μF Capacitor Ceramic X7R 5750 15% 50 V                 | C5750X7R1H106MB - TDK              |
| C44       | 10 nF Capacitor Ceramic X7R 0402 10% 16 V                 | GRM155R71C103KA01 - Murata         |
| C46       | 680 pF Capacitor Ceramic X7R 0402 10% 16 V                | GRM155R71H681KA01 - Murata         |
| C47       | 10 nF Capacitor Ceramic X7R 0402 10% 16 V                 | GRM155R71C103KA01 - Murata         |
| C49       | 470 nF Capacitor Ceramic X7R 0603 10% 25 V                | GRM188R71E474KA12 - Murata         |
| C51       | 22 μF Capacitor Ceramic X5R 1210 10% 25 V                 | GRM32ER61E226KE15 - Murata         |
| C61       | 22 pF Capacitor Ceramic COG 0402 5% 25 V                  | GRM1555C1H220JZ01 - Murata         |
| D7        | Schottky Diode 40V 3 A                                    | MBRA340T3G - ON Semiconductor      |
| L5        | 10 μH Inductor 744066100 30% 3.6 A                        | 744066100 - Wurth Electronics      |
| L6        | 1 μH Inductor 7445601 20% 8.6 A                           | 7445601 - Wurth Electronics        |
| R56       | 470 kΩ Resistor 0402 5% 0.1 W                             | 2322-705-87474-L - Yageo           |
| R58       | 15 k <b>Ω</b> Resistor 0402 5% 0.1 W                      | 2322-705-87153-L - Yageo           |
| R60       | 33 kΩ Resistor 0402 5% 0.1 W                              | 2322-705-87333-L - Yageo           |
| R65       | 390 kΩ Resistor 0402 1% 0.063 W                           | RC0402FR-07390KL - Yageo           |
| R66       | 100 kΩ Resistor 0402 5% 0.1 W                             | 2322-705-70104-L - Yageo           |
| U12       | Step Down Regulator MSOP10 3.5 A 2.4 MHz                  | LT3972IMSE#PBF - Linear Technology |

Table 4: Suggested components for VCC voltage supply application circuit using a step-down regulator

If another step-down switching regulator is used, the switching frequency must be set to 1 MHz or upper values to avoid a degradation of the RF modulation spectrum performance.

An LDO linear voltage regulator can be used to supply the module. Ensure proper power dissipation on the regulator in order to avoid reaching LDO thermal limits during the high current peak generated by the module during a GSM transmit burst.

#### 1.5.2.1 Current consumption profiles

During operation, the current consumed by LEON-G100/G200 through **VCC** pin can vary by several orders of magnitude. This applies to ranges from the high peak of current consumption during the GSM transmitting bursts at maximum power level in connected mode, to the low current consumption during power saving in idle mode.

#### 1.5.2.2 Current consumption profiles - Connected-mode

When a GSM call is established, the battery is discharged at a rate determined by the current consumption profile typical of the GSM transmitting and receiving bursts.



The peak of current consumption during a transmission slot is strictly dependent on the transmitted power, which is regulated by the network. If the module transmits in GSM talk mode in the GSM 850 or in the EGSM 900 band at the maximum RF power control level 5 (that is approximately 2 W or 33 dBm), the battery discharge current is modulated at up to 2500 mA (worst case value) with pulses of 576.9  $\mu$ s (width of 1 slot/burst) that occur every 4.615 ms (width of 1 frame = 8 slots) according to GSM TDMA.

During a GSM call, current consumption is up to 170 mA in receiving or in monitor bursts and is about 30-50 mA in the inactive unused bursts (low current period). The more relevant contribution to determine the average current consumption is set by the transmitted power in the transmit slot.

An example of current consumption profile of the data module in GSM talk mode is shown in Figure 6.



Figure 6: Description of the VCC current consumption profile versus time during a GSM call

When a GPRS connection is established, the battery is discharged at a rate determined by the current consumption profile typical of the GPRS transmitting and receiving bursts. In contrast to a GSM call, during a GPRS connection more than one slot can be used to transmit and/or more than one slot can be used to receive. The transmitted power depends on network conditions and sets the peak of current consumption, but following the GPRS specifications the maximum transmitted power can be reduced if more than one slot is used to transmit, so the maximum peak of current consumption is not as high as can be the case in a GSM call.

## 1.5.2.3 Current consumption profiles - Idle-mode

By default the module automatically enters idle-mode (power-saving mode) whenever possible, unless idle mode is disabled using the appropriate AT command (refer to u-blox AT Commands Manual [2]).

When the data module is registered or attached to a network and a voice or data call is not enabled, the module must periodically monitor the paging channel of the current base station (paging block reception), in accordance to GSM system requirements. When the module monitors the paging channel, it wakes up to active mode, to enable the reception of paging block. In between, the module switches to idle-mode (power-saving mode). This is known as GSM discontinuous reception (DRX).

The module processor core is activated during the paging block reception, and automatically switches its reference clock frequency from the 32 kHz to the 26 MHz used in active-mode.

The time period between two paging block receptions is defined by the network. The time interval between two paging block receptions can be from 470.76 ms (width of 2 GSM multiframes =  $2 \times 51$  GSM frames =  $2 \times 51 \times 10^{-2}$  Km s (width of 2 GSM multiframes).



4.615 ms) up to 2118.42 ms (width of 9 GSM multiframes =  $9 \times 51$  frames =  $9 \times 51 \times 4.615$  ms): this is the paging period parameter broadcast and fixed by the base station.

An example of the current consumption profile of the data module is shown in Figure 7: the module is registered with the network, automatically goes into idle mode and periodically wakes up to active mode to monitor the paging channel for paging block reception.



Figure 7: Description of the VCC current consumption profile versus time when the module is registered with the network: the module is in idle mode and periodically wakes up to active mode to monitor the paging channel for paging block reception

## 1.5.3 Battery charger (LEON-G200 only)

For battery charging functionalities the module is provided with integrated circuitry and software. Two pins are available to connect the positive pole of the external DC supply used as charger.

| Name         | Description                       | Remarks                                                      |
|--------------|-----------------------------------|--------------------------------------------------------------|
| V_CHARGE     | Charger Voltage Supply Input      | V_CHARGE and CHARGE_SENSE pins must be externally connected. |
| CHARGE_SENSE | Charger Voltage Measurement Input | V_CHARGE and CHARGE_SENSE pins must be externally connected. |

**Table 5: Battery charger pins** 

The **V\_CHARGE** pin is the charger supply input. The **CHARGE\_SENSE** pin is connected to an internal ADC converter to measure the charging voltage.



The **V\_CHARGE** and **CHARGE\_SENSE** pins must be externally connected together as shown in Figure 8.



Figure 8: Connection of an external DC supply used as charger and a Li-lon battery to the LEON-G200 module

When charger detection is implemented: a valid charger is recognized if the voltage provided to **V\_CHARGE** and **CHARGE\_SENSE** pins are within the operating range limits (5.6 V minimum, 15 V maximum). If the module is switched off, the charger circuitry generates the power on in charging mode after charger detection.



To prevent damage to the module and the battery, use only chargers that comply with the characteristics given in section 1.5.3.1.

The algorithm that controls battery charging, implements a classic Li-lon battery charging process, divided into 4 phases:

- 1. Pre-Charge, at slow current for deeply discharged batteries
- 2. Fast Charge, at the maximum current provided by the external DC supply used as charger (must be current limited)
- 3. Top Charge, to complete the over-charging of the batteries, after the maximum voltage (4.2 V for Li-lon battery) is reached
- 4. Trickle Charge, to maintain the battery at higher level of charge, if the external DC supply used as charger remains connected

If the batteries are deeply discharged (**VCC** voltage within 0 V and 3.1 V) and the device is in not-powered mode, the charger circuit starts pre-charging when a valid voltage is provided to **V\_CHARGE** and **CHARGE\_SENSE** pins of the module. In the pre-charging phase, the charge transistor switch mounted inside the module is pulsed with 100 Hz and a duty cycle of 12.5%. This means the average charge current is reduced to avoid overheating of charger parts and to gently charge the deeply discharged batteries. Pre-charging is hardware controlled and continues as long as the **VCC** voltage reaches the 3.1 V typical limit, so the module is able to start the following charging phase.

During fast charging (following the pre-charging phase) the charge transistor switch mounted inside the module can be driven by software according to the charge algorithm. The duty cycle of the charge current never reaches



100%: the charge switch is not closed 100% of the time but is still pulsed with a 100 Hz clock with an on-time of >99% of a period. The remaining off time is used to check if the AC-DC adapter is still connected since detection is critical when charging switch is closed.

The integrated charging circuit doesn't have any voltage or current limitation, therefore the charger must be chosen very carefully: during the fast charging phase, the battery is charged with the maximum DC current provided by the external DC supply used as charger, which must be current limited as described in the charger specification section.

When the battery voltage reaches the nominal maximum voltage (4.2 V for Li-lon battery), charging enters the constant voltage phase (top charge algorithm): in this phase the average charging current decreases until the battery is completely charged.

After the constant voltage phase, the battery is maintained at a higher level of charge with the trickle charge algorithm until an external charger is connected to the module.

The charging process is enabled only within the temperature range: from 0°C to 50°C with a 5°C hysteresis to prevent rapid switching on and off as the temperature drifts around the set point: it is disabled when the temperature falls below 0°C and then enabled when it rises above 5°C; it is disabled when the temperature rises above 50°C and then enabled when falls below 45°C.

Battery over-voltage detection is implemented to switch-off charging if e.g. the battery is removed during charging. The over-voltage threshold level is set to the nominal value of 4.47 V (evaluated with 2% of tolerance).

#### 1.5.3.1 Charger specification



To avoid damage to the module, the external supply used as charging source must be voltage and current limited

The value of the charger voltage limit must be ≦15 V. Since the module is not provided with an internal overvoltage protection circuit on **V\_CHARGE** and **CHARGE\_SENSE** pins, the charging voltage must be lower or equal to the maximum acceptable charging voltage value of 15 V at any time: voltage spikes that may occur during connection or disconnection of the charger must be limited within this value.

The value of the charger current limit must be lower or equal to the value of the battery capacity plus 100 mA: the maximum acceptable value for the charger current limit depends on the capacity of the Li-lon battery used. For example using a 500 mAh battery, the charger current limit must be lower or equal to 600 mA. Since the module is not provided with an internal over-current protection circuit on **V\_CHARGE** and **CHARGE\_SENSE** pins, the charging current must be lower or equal to the maximum acceptable charging current value at any time: current spikes that may occur during charger connection or disconnection must be limited within this value.



There may not be any capacitor on the charge path: a straight connection must be provided between the output of the external supply used as charging source and **V\_CHARGE** and **CHARGE\_SENSE** pins of the module.

The charger must be able to provide a minimum open circuit output voltage ≥5.6 V for the valid charger detection.

A minimum current for the charger is not specified: this value has to be large enough to perform the whole battery charging process within the time interval specified by the application. For example using a 500 mAh battery, the minimum current available by the charger can be 400 mA to reach the complete charge of the battery within a useful period.



DC supplies with fold-back current protection cannot be used as charger for the module.

Use a charger with the following electrical characteristics:

- 6 V DC voltage
- Current limit equal to the capacity of the used battery (i.e. 500 mA current limit if a 500 mAh battery is used)

The V-I output characteristics of the external supply used as charger must be within the valid area delineated by:

the maximum acceptable charging voltage (equal to 15 V in any case)



- the minimum voltage valid for charger detection (equal to 5.6 V in any case)
- the maximum acceptable charging current (equal to the capacity value of the used battery plus 100 mA)
- the minimum charging current (specified by the application, e.g. 400 mA)

For example, Figure 9 and Figure 10 show the valid area for the charger V-I output characteristics using a 500 mAh Li-Ion battery (Figure 9) and a 1100 mAh Li-Ion battery (Figure 10).



Figure 9: Valid area for the charger V-I output characteristics using a 500 mAh Li-Ion Battery



Figure 10: Valid area for the charger V-I output characteristics using a 1100 mAh Li-Ion Battery



#### 1.5.4 RTC Supply (V\_BCKP)

**V\_BCKP** connects the Real Time Clock (RTC) supply, generated internally by a linear regulator integrated in the module chipset. The output of this linear regulator is enabled when the main voltage supply providing the module through VCC is within the valid operating range, or if the module is switched-off.

The RTC provides the time reference (date and time) of the module, also in power-off mode, since the RTC runs when the **V\_BCKP** voltage is within its valid range (specified in LEON-G100/G200 Data Sheet [1]). The RTC block is able to provide programmable alarm functions by means of the internal 32.768 kHz clock.

The RTC block has very low, but highly temperature dependent power consumption. For example at 25°C and a **V\_BCKP** voltage of 2.0 V the power consumption is approximately 2  $\mu$ A, whereas at 85°C and an equal voltage it increases to 5  $\mu$ A.

The RTC can be supplied from an external back-up battery through **V\_BCKP**, when the main voltage supply is not provided to the module through **VCC**. This enables the time reference (date and time) to run even when the main supply is not provided to the module. The module cannot switch on if a valid voltage is not present on **VCC**, even when RTC is supplied through **V\_BCKP** (meaning that **VCC** is mandatory to switch-on the module).

If **V\_BCKP** is left unconnected and the main voltage supply of the module is removed from **VCC**, the RTC is supplied from the 1  $\mu$ F buffer capacitor mounted inside the module. However, this capacitor is not able to provide a long buffering time: within 0.5 seconds the voltage on **V\_BCKP** will fall below the valid range (1 V min).

**V\_BCKP** can be left unconnected if RTC is not required when **VCC** supply is removed. If RTC has to run for a time interval of T [seconds] at 25°C and **VCC** supply is removed, place a capacitor of nominal capacitance of C [ $\mu$ F] at the **V\_BCKP** pin. Choose the capacitor using the following formula:

 $C [\mu F] = (Current\_Consumption [\mu A] \times T [seconds]) / Voltage\_Drop [V] = 2 \times T [seconds]$ 

The current consumption of the RTC is around 2  $\mu A$  at 25°C, and the voltage drop is equal to 1 V (from the **V\_BCKP** typical value of 2.0 V to the valid range minimum limit of 1.0 V).

For example, a 100  $\mu$ F capacitor (such as the Murata GRM43SR60J107M) can be placed at **V\_BCKP** to provide a long buffering time. This capacitor will hold **V\_BCKP** voltage within its valid range for around 50 seconds at 25°C, after the **VCC** supply is removed. If a very long buffering time is required, a 70 mF super-capacitor (e.g. Seiko Instruments XH414H-IV01E) can be placed at **V\_BCKP**, with a 4.7 k series resistor to hold the **V\_BCKP** voltage within its valid range for around 10 hours at 25°C, after the **VCC** supply is removed. These capacitors will allow the time reference to run during a disconnection of the battery.



Figure 11: Real time clock supply (V\_BCKP) application circuits using a 100 μF capacitor to let the RTC run for ~50 seconds at 25°C or using a 70 mF capacitor to let the RTC run for ~10 hours at 25°C when the VCC supply is removed



# 1.6 System functions

#### 1.6.1 Module power on

The power-on sequence of the module is initiated in one of 4 ways:

- Rising edge on the VCC pin to a valid voltage as module supply
- Low level on the **PWR ON** signal
- RTC alarm
- Rising edge on the V\_CHARGE and CHARGE\_SENSE to a valid voltage for charger detection (LEON-G200 only)

| Name   | Description    | Remarks (Refer to [2]; AT+USPM command)                                                                          |
|--------|----------------|------------------------------------------------------------------------------------------------------------------|
| PWR_ON | Power-on input | PWR_ON pin has high input impedance.<br>Do not keep floating in noisy environment: external pull-up<br>required. |

Table 6: Power-on pin

#### 1.6.1.1 Rising edge on VCC

When a battery supply is connected to **VCC** pin, the battery supervision circuit controls the subsequent activation of the power up state machines: the module is switched-on if the battery is connected for the first time and the voltage rises up to the **VCC** normal operating range (See LEON-G100/G200 Data Sheet [1]).

#### 1.6.1.2 Low level on the PWR\_ON

Power-on sequence of the module starts when a low level is forced on the **PWR\_ON** signal.

The electrical characteristics of the **PWR\_ON** input pin are different from the other digital I/O interfaces: the high and the low logic levels have different operating ranges and the pin is tolerant against voltages up to the battery voltage. The detailed electrical characteristics are described in the datasheet.



**PWR\_ON** pin has high input impedance and is weakly pulled to the high level on the module. Avoid keep it floating in noisy environment. To hold the high logic level stable, it is suggested to add a pull-up to the **V\_BCKP** supply.

If **PWR\_ON** input is connected to an external device (e.g. application processor), use an open drain output of the external device with an external pull-up. Connect the pull-up to **V\_BCKP** supply or to another supply rail present on the application board, in range from 1.8 V to 3.3 V. It should also be available when the module is in power-off mode. Another possibility is to use a push-pull output of the external device and take care to fix the proper level in all the possible scenarios to avoid an inappropriate switch-on of the module.



The module can be switched-on by forcing a low level for at least 5 ms on the PWR\_ON pin: the module is not switched-on by a falling edge provided on the PWR\_ON pin. The suggested PWR\_ON pull-up resistor value is 100 kohm: a lower resistance value (i.e. 10 kohm) will increase the module power-off consumption (see Figure 12).





Figure 12: Power on (PWR\_ON) application circuits using a push button or using an application processor

#### 1.6.1.3 RTC alarm

The module can be switched-on by the RTC alarm if a valid voltage is applied to the VCC pin, when Real Time Clock system reaches a pre-defined scheduled time. The RTC system will then initiate the boot sequence by indicating to the power management unit to turn on power. Also included in this setup is an interrupt signal from the RTC block to indicate to the baseband processor, that a RTC event has occurred.

#### 1.6.1.4 Rising edge on V\_CHARGE and CHARGE\_SENSE (LEON-G200 only)

The module can be switched-on by a charger: when the power management unit detects that a charger is connected to the module through the **V\_CHARGE** and **CHARGE\_SENSE** pins, it turns on power and the module is switched on in charge mode.

#### 1.6.1.5 Additional considerations

If a valid battery voltage is connected to **VCC** before the detection of a start-up event, most input-output pads of the baseband chipset are locked in tri-state. The power down tri-state function isolates the outputs of the module from its environment, when no proper operation of the outputs can be guaranteed. To avoid an increase of the module current consumption in power down mode, any external signal of the digital interfaces connected to the module must be set low or tri-stated when the module is in not-powered mode or in the power-off mode.

After the detection of a start-up event, during the power-on sequence, the baseband core is held in reset state before enabling the input-output pads. Any signal of the module digital interfaces is held to the reset state until the application starts. See Figure 14. The reset state of all the module input-output pins is reported in the pin description table of the LEON-G100/G200 Data Sheet [1].

The power-on sequence is described in Figure 13Figure 13.





Figure 13: Power on sequence description (\* - the signal state is not relevant during this phase)

#### 1.6.2 Module power off

LEON-G100/G200 can be switched-off by one of the following switch-off events:

- Via AT command AT+CPWROFF (more details in u-blox AT Commands Manual [2]). This is the only way to switch off the module
- An under-voltage shutdown will be done if VCC falls below the valid operating limit

After a switch-off event has been triggered, the digital pins are locked in tri-state by the module. All internal voltage regulators except the RTC supply are turned off in a defined power-off sequence.



To avoid an increase of module current consumption in power-down mode, any external signal connected to the module digital pins (UART interface, Digital audio interface, HS\_DET, GPIOs) must be set low or tristated when the module is in the not-powered or power-off modes. If the external signals connected to the module digital pins cannot be set low or tri-stated, insert a switch (e.g. Texas Instruments SN74CB3Q16244, or Texas Instruments TS5A3159, or Texas Instruments TS5A63157) between the two-circuit connections. Set the switch to high impedance when the module is in power-down mode (to avoid an increase of the module power consumption).

The power-off sequence is described in Figure 14.





Figure 14: Power off sequence description

#### 1.6.3 Module reset

Reset the module using **RESET\_N**: this performs an external or hardware reset. When **RESET\_N** pin is driven low, the device is initialized into a defined reset state. An asynchronous reset of the entire module - except for the RTC - is triggered.

| Name    | Description          | Remarks (Refer to [2]; AT+USPM command) |
|---------|----------------------|-----------------------------------------|
| RESET_N | External reset input |                                         |

Table 7: Reset pin

The electrical characteristics of **RESET\_N** are different from the other digital I/O interfaces. The high and low logic levels have different operating ranges and the pin is tolerant to voltages up to the battery voltage (a series protection diode is mounted inside the module to protect the pin). The detailed electrical characteristics are described in the LEON-G100/G200 Data Sheet [1].

**RESET\_N** is pulled high by an integrated pull-up resistor. Therefore an external pull-up is not required on the application board. An internal circuit pulls the level to 1.88 V (see Figure 15).

Forcing **RESET\_N** low for at least 50 ms will cause an external reset of the module. When **RESET\_N** is released from the low level, the module automatically starts its power-on reset sequence.

If **RESET\_N** is connected to an external device (e.g. an application processor on an application board) an open drain output can be directly connected without any external pull-up. Otherwise, use a push-pull output. Make sure to fix the proper level on **RESET\_N** in all possible scenarios, to avoid unwanted reset of the module.

The reset state of all input-output pins is reported in the pin description table in the LEON-G100/G200 Data Sheet [1].





Figure 15: Application circuits to reset the module using a push button or using an application processor

When the module is in power-off mode or in reset state, **RESET\_N** is pulled low (e.g. during boot sequence, a watchdog timer, or software reset).

**RESET\_N** can indicate to an external application that the module is powered up and is not in the reset state, when:

- RESET\_N connected through a biased inverting transistor to a LED
- **RESET\_N** connected through a biased inverting and level shifting transistor to an input pin of an application processor that will sense a low logic level when the module is powered up and is not in the reset state
- **RESET\_N** connected through a pull-down resistor to an input pin of the application processor that senses a high logic level (1.8 V) when the module is powered up and is not in the reset state.

Examples of application circuits are shown in the Figure 16.



Figure 16: Application circuits to sense if the module is in the reset state



#### 1.7 RF connection

The **ANT** pin has 50 ohm nominal impedance and must be connected to the antenna through a 50 ohm transmission line to allow transmission and reception of radio frequency (RF) signals in the GSM operating bands.

| Name | Description | Remarks                        |
|------|-------------|--------------------------------|
| ANT  | RF antenna  | 50 $\Omega$ nominal impedance. |

Table 8: Antenna pin

Choose an antenna with optimal radiating characteristics for the best electrical performance and overall module functionality. An internal antenna, integrated on the application board, or an external antenna, connected to the application board through a proper 50 ohm connector, can be used.



The recommendations of the antenna producer for correct installation and deployment (PCB layout and matching circuitry) must be followed.

If an external antenna is used, the PCB-to-RF-cable transition must be implemented using either a suitable 50 ohm connector, or an RF-signal solder pad (including GND) that is optimized for 50 ohm characteristic impedance.

For antenna supervision functionality, the antenna should have a built-in DC resistor to ground. The module injects a known DC current (few hundredths of a  $\mu$ A) on **ANT** and measures the resulting DC voltage, thus effectively achieving a resistance measurement for antenna detection (see section 1.8).

# 1.8 Antenna supervisor

Antenna detection is internally performed by the module via **ANT**. The RF port is DC coupled to the ADC unit in the baseband chip. The module measures the DC voltage at **ANT**, in the range of 0..2 V. Additionally, the module can inject a known DC current ( $\sim$  100  $\mu$ A) on **ANT** and measures the resulting DC voltage.





Figure 17: Antenna Supervisor internal circuit

If the DC voltage is present on **ANT**, or a DC connection to a known resistor at the radiating element is implemented, the module will be able to check the connection to the Antenna element.

Refer to the u-blox AT Commands Manual [2] for more details on how to access this feature.

## 1.9 Audio

LEON-G100/G200 modules provide four analog and one digital audio interfaces:

- Two microphone inputs:
  - First microphone input can be used for direct connection of the electret condenser microphone of a handset. This input is used when the main uplink audio path is "Handset Microphone" (refer to [2]; AT+USPM command: <main\_uplink> parameter)
  - Second microphone input can be used for direct connection of the electret condenser microphone of an headset. This input is used when the main uplink audio path is "Headset Microphone" (refer to [2]; AT+USPM command: <main\_uplink> parameter)
- Two speaker outputs:
  - First speaker output is a single ended low power audio output that can be used to directly connect the receiver (earpiece) of an handset or an headset. This output is used when the main downlink audio path is "Normal earpiece" or "Mono headset" (refer to [2]; AT+USPM command: <main\_downlink> parameter). These two downlink path profiles use the same physical output but have different sets of audio parameters (Refer to [2]: AT+USGC, +UDBF, +USTN commands)
  - Second speaker output is a differential high power audio output that can be used to directly connect a speaker or a loud speaker used for ring-tones or for speech in hands-free mode. This output is used when audio downlink path is "Loudspeaker" (refer to [2]; AT+USPM command, <main\_downlink> and <alert\_sound> parameters)
- Headset detection input:
  - If enabled, causes the automatic switch of uplink audio path to "Headset Microphone" and downlink audio path to "Mono headset". Enabling/disabling the detection can be controlled by parameter <headset indication> in AT+USPM command (refer to [2]).
- I2S digital audio interface:



• This path is selected when parameters <main\_uplink> and <main\_downlink> in +USPM command (refer to [2]) are respectively "I2S input line" and "I2S output line".



Not all combinations of Input-Output audio paths are allowed. Please check audio command +USPM in [2] for allowed combinations of audio path and for their switching during different use cases (speech/alert tones).



The default values for audio parameters tuning commands (Refer to [2]; +UMGC,+UUBF, +UHFP, +USGC, +UDBF, +USTN commands) are tuned for audio device connected as suggested above (i.e. Handset microphone connected on first microphone input, headset microphone on second microphone input). For a different connection, (i.e. connection of an Hands Free microphone) these parameters should be changed on the audio path corresponding to the connection chosen.

#### 1.9.1 Analog Audio interface

#### 1.9.1.1 Uplink path (microphone inputs)

The TX (uplink) path of the analog audio front-end on the module consists of two identical microphone circuits. Two electret condenser microphones can be directly connected to the two available microphone inputs.

The main required electrical specifications for the electret condenser microphone are 2.2 k $\Omega$  as maximum output impedance at 1 kHz and 2 V maximum standard operating voltage.

Board-to-board pins related to the uplink path (microphones inputs) are:

- First microphone input:
  - MIC\_BIAS1: single ended supply to the first microphone and represents the microphone signal input
  - MIC\_GND1: local ground for the first microphone
- Second microphone input:
  - MIC\_BIAS2: single ended supply to the second microphone and represents microphone signal input
  - MIC\_GND2: local ground for the second microphone

For a description of the internal function blocks see Figure 22.

#### 1.9.1.2 Downlink path (speaker outputs)

The RX (downlink) path of the analog audio front-end of the module consists of two speaker outputs available on the following pins:

- First speaker output:
  - **HS\_P**: low power single ended audio output. This pin is internally connected to the output of the single ended audio amplifier of the chipset
- Second speaker output:
  - **SPK\_N/SPK\_P**: high power differential audio output. These two pins are internally connected to the output of the high power differential audio amplifier of the chipset

See Figure 22 for a description of the internal function blocks.



#### Warning: excessive sound pressure from headphones can cause hearing loss.

Detailed electrical characteristics of the low power single-ended audio receive path and the high power differential audio receive path can be found in LEON-G100/G200 Data Sheet [1].

Table 9 lists the signals related to analog audio functions.



| Name      | Description                                                                                            | Remarks (Refer to [2]; AT+USPM command)                                                                                                                      |
|-----------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HS_DET    | Headset detection input                                                                                | Internal active pull-up to 2.85 V enabled.                                                                                                                   |
| HS_P      | First speaker output with low power single-ended analog audio                                          | This audio output is used when audio downlink path is "Normal earpiece" or "Mono headset"                                                                    |
| SPK_P     | Second speaker output with high power differential analog audio                                        | This audio output is used when audio downlink path is "Loudspeaker".                                                                                         |
| SPK_N     | Second speaker output with power differential analog audio output                                      | This audio output is used when audio downlink path is "Loudspeaker".                                                                                         |
| MIC_BIAS2 | Second microphone analog signal input and bias output                                                  | This audio input is used when audio uplink path is set as<br>"Headset Microphone". Single ended supply output and<br>signal input for the second microphone. |
| MIC_GND2  | Second microphone analog reference Local ground of second microphone. Used for "Head microphone" path. |                                                                                                                                                              |
| MIC_GND1  | First microphone analog reference Local ground of the first microphone. Used for microphone" path      |                                                                                                                                                              |
| MIC_BIAS1 | First microphone analog signal input and bias output                                                   | This audio input is used when audio uplink path is set as "Handset Microphone". Single ended supply output and signal input for first microphone.            |

#### **Table 9: Analog Audio Signal Pins**



All audio lines on an Application Board must be routed in pairs, be embedded in GND (have the ground lines as close as possible to the audio lines), and maintain distance from noisy lines such as **VCC** and from components as switching regulators.

#### 1.9.1.3 Handset mode

Handset mode is the default audio operating mode of LEON-G100/G200 modules. In this mode the main uplink audio path is "Handset microphone", the main downlink audio path is "Normal earpiece" (refer to [2]; AT+USPM command: <main\_uplink>, <main\_downlink> parameters).

- Handset microphone must be connected to inputs MIC BIAS1/MIC GND1
- Handset receiver must be connected to output HS\_P

Figure 18 shows an example of an application circuit connecting a handset (with a 2.2 kohm electret microphone and a 32 ohm receiver) to the LEON-G100/G200 modules. The following should be done on the application circuit:

- Mount a series capacitor on the HS\_P line to decouple the bias
- Mount A 10 μF ceramic capacitor (e.g. Murata GRM188R60J106M) if connecting a 32 ohm receiver, or a load with greater impedance (such as a single ended analog input of a codec). Otherwise if a 16 ohm receiver is connected to the line, a ceramic capacitor with greater nominal capacitance must be used: a 22 μF series capacitor (e.g. Murata GRM21BR60J226M) is required
- Mount a 33 nH series inductor (e.g. Murata LQP15M33NG02) on each microphone line and a 27 pF bypass capacitor (e.g. Murata GRM1555C1H270J) on all audio lines to minimize RF coupling and TDMA noise





Figure 18: Handset connector application circuit

#### 1.9.1.4 Headset mode

The audio path is automatically switched from handset mode to headset mode when a rising edge is detected by the module on **HS\_DET**. The audio path returns to the handset mode when the line returns to low level.

In headset mode the main uplink audio path is "Headset microphone", the main downlink audio path is "Mono headset" (refer to [2]; AT+USPM command: <main\_uplink>,<main\_downlink> parameters).

The audio path used in headset mode:

- Headset microphone must be connected to MIC\_BIAS2/MIC\_GND2
- Headset receiver must be connected to HS P

Figure 19 shows an application circuit connecting a headset (with a 2.2 kohm electret microphone and a 32 ohm receiver) to the LEON-G100/G200 modules. Pin 1 & 2 are shorted in the headset connector, causing **HS\_DET** to be pulled low. When the headset plug is inserted **HS\_DET** is pulled internally by the module, causing a rising edge for detection.

Do the following on the application board (as shown in Fig. 21):

- Mount a series capacitor on the **HS\_P** line to decouple the bias. 10 μF ceramic capacitor (e.g. Murata GRM188R60J106M) is required if a 32 ohm receiver or a load with greater impedance (as a single ended analog input of a codec) is connected to the line. 22 μF series capacitor (e.g. Murata GRM21BR60J226M) is required if a 16 ohm receiver is connected to the line
- Mount a 33 nH series inductor (e.g. Murata LQP15M33NG02) on each microphone line, and a 27 pF bypass capacitor (e.g. Murata GRM1555C1H270J) on all audio lines to minimize RF coupling and the TDMA noise





Figure 19: Headset connector application circuit

#### 1.9.1.5 Hands-free mode

Hands-free mode can be implemented using a Loudspeaker and a dedicated microphone.

Hands-free functionality is implemented using appropriate DSP algorithms for voice-band handling (echo canceller and automatic gain control), managed via software. (Refer to [2]; AT+UHFP command)

In this mode the main downlink audio path must be "Loudspeaker", the main uplink audio path can be "Handset microphone" or "Headset microphone" (refer to [2]; AT+USPM command: <main\_uplink>, <main\_downlink> parameters). Combination of these paths is chosen by AT+USPM command (Refer to [2]). Use of an uplink audio path for Hands free precludes using it for other device (handset/headset). Therefore:

- Microphone can be connected to the input pins MIC\_BIAS1/MIC\_GND1 or MIC\_BIAS2/MIC\_GND2
- High power loudspeaker must be connected to the output pins SPK P/SPK N



The default parameters for audio uplink profiles "Handset microphone" and "Headset microphone" (Refer to [2]; AT+UMGC,+UUBF, +UHFP) are for an handset and an headset microphone. To implement hands-free mode, these parameters should be changed on the audio path corresponding to the connection chosen. Procedure to tune parameters for Hands free mode (gains, echo canceller) can be found in "LEON Audio Application Note".

When hands-free mode is enabled, the audio output signal on **HS P** is disabled.



The physical width of the high-power audio outputs lines on the application board must be wide enough to minimize series resistance.

Figure 20 shows an application circuit for hands-free mode. In this example the LEON-G100/G200 modules are connected to an 8 ohm speaker and a 2.2 kohm electret microphone. Insert a 33 nH series inductor (e.g. Murata LQP15M33NG02) on each microphone line, and a 27 pF bypass capacitor (e.g. Murata GRM1555C1H270J) on all audio lines to minimize RF coupling and the TDMA noise.





Figure 20: Hands free mode application circuit

#### 1.9.1.6 Connection to an external analog audio device

When LEON-G100/G200 module analog audio output is connected to an external audio device, **HS\_P** analog audio output can be used.

- A 10 μF series capacitor (e.g. Murata GRM188R60J106M) must be inserted between the **HS\_P** output and the single ended analog input of the external audio device (to decouple the bias)
- An additional single ended to differential circuit is required for audio devices with a differential analog input. The signal levels can be adapted by setting gain using AT commands, but additional circuitry must be inserted if the **HS\_P** output level of the module is too high for the input of the audio device

If LEON-G100/G200 module analog audio input is connected to an external audio device, **MIC\_BIAS1/MIC\_GND1** can be used (default analog audio input of the module).

- Insert a 10 μF series capacitor (e.g. Murata GRM188R60J106M) between the single ended analog output of the external audio device and **MIC BIAS1**
- Connect the reference of the single ended analog output of the external audio device to **MIC\_GND1**. If the external audio device is provided with a differential analog output, insert an additional differential to single ended circuit. The signal levels can be adapted by setting gain using AT commands, but additional circuitry must be inserted if the output level of the audio device is too high for **MIC\_BIAS1**

Examples of connecting LEON-G100/G200 modules to external audio applications are illustrated in the Figure 21. To enable the audio path corresponding to these input/output, please refer to [2], AT+USPM command.

To tune audio levels for the external device please refer to [2], AT+USGC, + UMGC commands.





Figure 21: Application circuits to connect the LEON module to external audio devices with proper single-ended or differential analog audio inputs/outputs

#### 1.9.2 Digital Audio interface (LEON-G200 only)

LEON-G200 supports a bidirectional 4-wire I2S digital audio interface. The module acts as master only. The I2S pins are listed in Table 10:

| Name    | Description        | Remarks                                                              |
|---------|--------------------|----------------------------------------------------------------------|
| I2S_WA  | I2S word alignment | Module output (master). <sup>1</sup>                                 |
| I2S_TXD | I2S transmit data  | Module output <sup>1</sup>                                           |
| I2S_CLK | I2S clock          | Module output (master) <sup>1</sup>                                  |
| I2S_RXD | I2S receive data   | Module input <sup>1</sup> Internal active pull-up to 2.85 V enabled. |

#### Table 10: I2S interface pins

The I2S interface can be can be used in two modes:

PCM mode: I2Sx

Normal I2S mode: I2Sy

GSM.G1-HW-09002-D Preliminary System description

<sup>&</sup>lt;sup>1</sup> Check device specifications to ensure compatibility of supported modes to LEON-G100/G200 module. Add a test point to provide access to the pin for debugging.



Beyond the supported transmission modality, the main difference between the PCM mode and the normal I2S mode is represented by the logical connection to the digital audio processing system integrated in the chipset firmware (see Figure 22):

- In PCM mode provides complete audio processing functionality
- Normal I2S mode: digital filters, digital gains, side tone, some audio resources as tone generator, info tones (e.g. free tone, connection tone, low battery alarm), and ringer are not available

The I2S interface is activated and configured using AT commands, see the u-blox AT commands manual [2].

If the I2S interface is used in PCM mode, digital path parameters can be configured and saved as the normal analog paths, using appropriate path index as described in the u-blox AT commands manual [2]. Analog gain parameters of microphone and speakers are unused when digital path is selected.



Any external signal connected to the digital audio interface must be set low or tri-stated when the module is in power down mode to avoid an increase of module power consumption. If the external signals connected to the digital audio interface cannot be set low or tri-stated, insert a multi channel digital switch (e.g. Texas Instruments SN74CB3Q16244, TS5A3159, or TS5A63157) between the two-circuit connections and set to high impedance when the module is in power down mode.



For debug purposes, include a test point at each I2S pin also if the digital audio interface is not used.



Refer to [2], +UI2S AT command for possible combinations of connection and settings.

#### 1.9.2.1 PCM mode

In PCM mode **I2S\_TX** and **I2S\_RX** are respectively parallel to the analog front end **I2S\_RX** and **I2S\_TX** as internal connections to the voice processing system (see Figure 22), so resources available for analog path can be shared:

- Digital filters and digital gains are available in both uplink and downlink direction. Configure using AT commands
- Ringer tone and service tone are mixed on the TX path when active (downlink)
- The HF algorithm acts on I2S path

Main features of the I2S interface in PCM mode:

- I2S runs in PCM short alignment mode (configurable with AT commands)
- Module functions as I2S master (I2S\_CLK and I2S\_WA signals generated by the module)
- **I2S WA** signal always runs at 8 kHz
- **I2S\_WA** toggles high for 1 or 2 CLK cycles of synchronism (configurable), then toggles low for 16 CLK cycles of sample width. Frame length can be 1 + 16 = 17 bits or 2 + 16 = 18 bits
- I2S\_CLK frequency depends on frame length. Can be 17 x 8 kHz = 136 kHz or 18 x 8 kHz = 144 kHz
- I2S\_TX, I2S\_RX data are 16 bit words with 8 kHz sampling rate, mono. Data are in 2's complement notation. MSB is transmitted first
- When **I2S\_WA** toggles high, first synchronization bit is always low. Second synchronism bit (present only in case of 2 bit long **I2S\_WA** configuration) is MSB of the transmitted word (MSB is transmitted twice in this case)
- I2S\_TX changes on I2S\_CLK rising edge, I2S\_RX changes on I2S\_CLK falling edge

#### 1.9.2.2 Normal I2S mode

Normal I2S supports:

- 16 bits word
- mono interface
- 8 kHz frequency



Main features of I2S interface in Normal I2S mode:

- I2S\_WA signal always runs at 8 KHz and the channel can be either high or low
- I2S\_TX data 16 bit words with 32 bit frame and 2, dual mono (the word can be written on 2 channels). Data are in 2's complement notation. MSB is transmitted first. The MSB is first transmitted; the bits change on I2S\_CLK rising or falling edge (configurable)
- I2S\_RX data are read on the I2S\_CLK edge opposite to I2S\_TX writing edge
- 125 CLK frequency depends by the number of bits and number of channels so is 16 x 2 x 8 KHz = 256 KHz

The modes are configurable through a specific AT command (refer to u-blox AT commands manual [2]) and the following parameters can be set:

- I2S TX word can be written while I2S WA is high, low or both
- MSB can be 1 bit delayed or non-delayed on I2S\_WA edge
- I2S\_TX data can change on rising or falling edge of I2S\_CLK signal (Rising edge in this example)
- I2S\_RX data read on the opposite front of I2S\_CLK signal

# 1.9.3 Voice-band processing system

The digital voice-band processing on the LEON-G100/G200 is implemented in the DSP core inside the baseband chipset. The analog audio front-end of the chipset is connected to the digital system through 16 bit ADC converters in the uplink path, and through 16 bit DAC converters in the downlink path. The digitized TX and RX voice-band signals are both processed by digital gain stages and decimation filter in TX, interpolation filters in RX path. The processed digital signals of TX and RX are connected to the DSP for various tasks (i.e. speech codec, digital mixing and sidetone, audio filtering) implemented in the firmware modules.

External digital audio devices can be interfaced to the DSP voice-band processing system via the I2S interface.

The voice-band processing system can be split up into three different parts:

- Sample-based Voice-band Processing (at 8 kHz / 125 μs)
- Frame-based Voice-band Processing (20 ms)
- Circular Mixing Buffer, to mix different sound signals (Sound Ringer, MIDI synthesizer) with the downlink signal at 48 kHz





Figure 22: LEON-G10/G200 voice-band processing system block diagram

The sample-based voice-band processing is done on an interrupt level and its main task is to transfer the voice-band samples from either analog audio front-end TX path or I2Sx RX path to the Voice-band Sample Buffer and from the Voice-band Sample Buffer to the analog audio front-end RX path and/or I2Sx TX path.

First the TX path (uplink) is processed: the input sample is scaled, filtered and before it is copied into the voice-band input buffer for the speech frame based processing and it is used to generate the sidetone for the RX path processing. Furthermore the signal is mixed with the output of the circular buffer.

The frame-based voice-band processing consists of these operating parts: voice memo; echo cancellation and auto gain control for hands free mode. The uplink path starts with output samples from voice-band buffer and stops with speech encoding. The downlink path starts with output samples from speech decoder and stops with output samples to voice-band buffer.

The circular buffer is a 3000 word buffer to store and mix the voice-band samples from external sources (synthesizer data). The buffer has a circular structure, so that when the write pointer reaches the end of the buffer, it is wrapped to the begin address of the buffer.

Two different sample-based sample rate converters are used: an interpolator, required to convert the sample-based voice-band processing sampling rate of 8 kHz to the analog audio front-end output rate of 47.6 kHz; a decimator, required to convert the circular buffer sampling rate of 47.6 kHz to the I2Sx TX or the uplink path sample rate of 8 kHz.

#### 1.9.3.1 Audio codecs

The following speech codecs are supported by firmware on the DSP:

GSM Half Rate (TCH/HS)



- GSM Full Rate (TCH/FS)
- GSM Enhanced Full Rate (TCH/EFR)
- 3GPP Adaptive Multi Rate (AMR) (TCH/AFS+TCH/AHS)

#### 1.9.3.2 Echo cancelation and noise reduction

LEON-G100/G200 support algorithms for echo cancellation, noise suppression and automatic gain control. Algorithms are configurable with AT commands (refer to the u-blox AT Commands Manual [2]).

## 1.9.3.3 Digital filters and gains

Audio parameters such as digital filters, digital gain, Side-tone gain (feedback from uplink to downlink path) and analog gain are available for uplink and downlink audio paths. These parameters can be modified by dedicated AT commands and be saved in 2 customer profiles in the non-volatile memory of the module (refer to the u-blox AT Commands Manual [2]).

#### 1.9.3.4 Ringer mode

LEON-G100/G200 modules support polyphonic ring tones. The ringer tones are generated by a built-in generator on the chipset and then amplified by the internal amplifier.

The synthesizer output is only mono and cannot be mixed with TCH voice path (the two are mutually exclusive). To perform in-band alerting during TCH with voice path open, only Tone Generator can be used.

The analog audio path used in ringer mode can be the high power differential audio output (refer to [2]; AT+USPM command, <main\_downlink> and <alert\_sound> parameters for alert sounds routing ). In this case the external high power loudspeaker must be connected to the SPK\_P/SPK\_N output pins of the module as shown in the application circuit (Figure 20) described in section 1.9.1.5.

# 1.10 SIM interface

SIM card interface is provided on the board-to-board pins of the module. High-speed SIM/ME interface is implemented as well as automatic detection of the required SIM supporting voltage.

Both 1.8 V and 3 V SIM types are supported: activation and deactivation with automatic voltage switch from 1.8 to 3 V is implemented, according to ISO-IEC 78-16-e specifications. The SIM driver supports the PPS (Protocol and Parameter Selection) procedure for baud-rate selection, according to the values determined by the SIM Card.

Table 11 describes the board to board pins related to the SIM interface:

| Name    | Description | Remarks                                                                |
|---------|-------------|------------------------------------------------------------------------|
| VSIM    | SIM supply  | 1.80 V typical or 2.85 V typical automatically generated by the module |
| SIM_CLK | SIM clock   | 3.25 MHz clock frequency                                               |
| SIM_IO  | SIM data    |                                                                        |
| SIM RST | SIM reset   |                                                                        |

Table 11: SIM Interface pins

Figure 23 shows a circuit with the minimal connections between the LEON and the SIM card.





Figure 23: SIM interface application circuit

When connecting the module to SIM connector perform the following steps on the application board:

- To prevent RF coupling, ground via a 47 pF capacitor (e.g. Murata GRM1555C1H470J) near the SIM connector on each SIM signal (SIM\_CLK, SIM\_IO, SIM\_RST)
- Ground via a 100 nF capacitor (e.g. Murata GRM155R71C104K) on the SIM supply (VSIM)
- Mount very low capacitance ESD protection (e.g. Infineon ESD8V0L2B-03L or AVX USB0002RP) near the SIM card connector
- Limit capacitance on each SIM signal to match the SIM specifications: the connections should always be routed as short as possible

## 1.10.1 SIM functionality

The following SIM services are supported:

- Abbreviated Dialing Numbers (ADN)
- Fixed Dialing Numbers (FDN)
- Last Dialed Numbers (LDN)
- Service Dialing Numbers (SDN)

SIM Toolkit R99 is supported.

#### 1.11 Serial Communication

# 1.11.1 Asynchronous serial interface (UART)

The UART interface is an 8-wire unbalanced asynchronous serial interface that provides an AT commands interface, GPRS data and CSD data, software upgrades.

The UART interface provides RS-232 functionality conforming with ITU-T V.24 Recommendation (more details available in [4]), with CMOS compatible signal levels: 0 V for low data bit or ON state, and 2.85 V for high data bit or OFF state. An external voltage translator (Maxim MAX3237) is required to provide RS-232 compatible signal levels. For the detailed electrical characteristics refer to the LEON-G100/G200 Data Sheet [1].

LEON-G100/G200 modules are designed to operate as a GSM/GPRS modem, which represents the data circuit-terminating equipment (DCE) as described by the ITU-T V.24 Recommendation. A customer application processor connected to the module through the UART interface represents the data terminal equipment (DTE).



The signal names of the LEON-G100/G200 UART interface conform to ITU-T V.24 Recommendation. The UART interface includes the following lines:

| Name | Description         | Remarks                                                                                                                                  |
|------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| DSR  | Data set ready      | Module output, functionality of ITU-T V.24 Circuit 107 (Data set ready)                                                                  |
| RI   | Ring Indicator      | Module output, functionality of ITU-T V.24 Circuit 125 (Calling indicator)                                                               |
| DCD  | Data carrier detect | Module output, functionality of ITU-T V.24 Circuit 109 (Data channel received line signal detector)                                      |
| DTR  | Data terminal ready | Module input, functionality of ITU-T V.24 Circuit 108/2 (Data terminal ready) Internal active pull-up to 2.85 V enabled.                 |
| RTS  | Ready to send       | Module hardware flow control input, functionality of ITU-T V.24 Circuit 105 (Request to send) Internal active pull-up to 2.85 V enabled. |
| CTS  | Clear to send       | Module hardware flow control output, functionality of ITU-T V.24 Circuit 106 (Ready for sending)                                         |
| TxD  | Transmitted data    | Module data input, functionality of ITU-T V.24 Circuit 103 (Transmitted data) Internal active pull-up to 2.85 V enabled.                 |
| RxD  | Received data       | Module data output, functionality of ITU-T V.24 Circuit 104 (Received data)                                                              |

Table 12: UART pins

### 1.11.1.1 UART features

UART interface(s) are controlled and operated with:

- AT commands according to [5]
- AT commands according to [6]
- AT commands according to [7]
- u-blox AT commands

All flow control handshakes are supported by the UART interface and can be set by appropriate AT commands (see u-blox AT Commands Manual [2]): hardware flow control (RTS/CTS), software flow control (XON/XOFF), or none flow control.

Autobauding is supported. It can be enabled / disabled by an AT command (see u-blox AT Commands Manual [2]). Autobauding is enabled by default.



Hardware flow control is default.



For the complete list of supported AT commands and their syntax refer to the u-blox AT Commands Manual [2].



Autobauding result can be unpredictable with spurious data if idle-mode (power-saving) is entered and the hardware flow control is disabled.

The following baud rates can be configured using AT commands:

- 2400 b/s
- 4800 b/s
- 9600 b/s



- 19200 b/s
- 38400 b/s
- 57600 b/s
- 115200 b/s. Default when autobauding disabled

The following baud-rates are available with autobauding only:

- 1200 b/s
- 230400 b/s

Automatic frame recognition is supported: this feature is enabled in conjunction with autobauding only, which is enabled by default. The frame format can be:

- 8N1 (8 data bits, No parity, 1 stop bit)
- 8E1 (8 data bits, even parity, 1 stop bit)
- 801 (8 data bits, odd parity, 1 stop bit)
- 8N2 (8 data bits, No parity, 2 stop bits)

The default frame configuration with fixed baud rate is 8N1, described in the Figure 24.



Figure 24: UART default frame format (8N1) description

#### 1.11.1.2 UART signal behavior

See Table 2 for a description of operating modes and states referred to in this section.

By default the **RxD** and the **TxD** lines are set to OFF state at UART initialization, following the boot sequence when the module is switched on. The module holds **RxD** and **TxD** in OFF state until data is either transmitted or received by the module: an active pull-up is enabled inside the module on the **TxD** input.

The hardware flow control output (**CTS** line) indicates when the module is in active mode and the UART interface is enabled: the module drives the **CTS** line to the ON state or to the OFF state when it is either prepared or not prepared to accept data from the external device (DTE).

After the boot sequence the **CTS** line is set to ON state at UART initialization, when the module is in active-mode and ready to operate. By default the module automatically enters idle-mode (power saving) unless this mode has been disabled using an AT command (see u-blox AT Commands Manual [2]). Data sent by the DTE can be lost if hardware flow-control is not enabled. The module periodically wakes up from idle-mode to active-mode to be synchronized with network activity. Idle-mode time is fixed by network parameters and can be up to ~2.1 s. When the module wakes up to active-mode, the UART interface is enabled: the **CTS** line is switched to ON state and is held in this state for a minimum of ~11 ms.

The behavior of hardware flow-control output (CTS line) during the module normal operations (idle mode and active mode) is illustrated in Figure 25.



The time delay for the module to go from active-mode to idle-mode depends (in addition to dependency on network parameters) on the timeout from the last data received at the serial port. This timeout is configurable by the AT+UPSV command, between 40 GSM frames (~184 ms) and 65000 GSM frames (~300 s). Default value is 2000 GSM frames (~9.2 s).



Figure 25: CTS behavior during normal module operation: the CTS line indicates when the module is able (CTS = ON) or not able (CTS = OFF) to accept data from the DTE and communicate through the UART interface

The hardware flow control input (RTS line) is set by default to OFF state at UART initialization at the end of the boot sequence, after the module switch on. RTS line is then held by the module in OFF state if hardware flow-control is not enabled by the DTE. An active pull-up is enabled inside the module on the RTS input.

The module drives the **DSR** line to indicate whether it is ready to operate or not. After the module switches on, **DSR** line switches from ON state to OFF state as shown in Figure 26. During the Boot process of the module, **DSR** is forced to OFF, until the module is not ready to operate. It is switched to ON state when the module is ready to operate. The time  $T_{\text{switch}}$  depends on the duration of the boot process, and is in the range of ~1 s.



Figure 26: DSR behavior at power-on

The **DTR** line is set by default to OFF state at the UART initialization, at the end of the boot sequence, after the module switch on. DTR line is then held by the module in the OFF state if the line is not activated by the DTE. An active pull-up is enabled inside the module on the **DTR** input.

**RI** and **DCD** lines are set by default to OFF state at UART initialization, at the end of the boot sequence. The **RI** line is then held by the module in OFF state until an incoming call or SMS is received. The **DCD** line is held in OFF state until a data call is accepted.

During an incoming call the **RI** line is switched from OFF state to ON state with a 4:1 duty cycle and a 5 seconds period (ON for 1 second, OFF for 4 second, see Figure 27), until the DTE attached to the module sends the ATA string and the module accepts the incoming data call. The RING string sent by the module (DCE) to the serial port at constant time intervals is not correlated with the switch of the **RI** line to the ON state. When the data call is accepted, the module is set to ON state and the serial line **DCD** sends the CONNECT<communication baudrate> to the DTE. DTE sends data through the DCE and the GSM network to the remote DCE-DTE system and data communication can be performed as for outgoing data calls.





Figure 27: RI behavior at incoming call

The **RI** line is used to notify an SMS arrival. When the SMS arrives, the **RI** line switches from OFF to ON for 1 second (see Figure 28).



Figure 28: RI behavior at SMS arrival

# 1.11.1.3 Connecting UART on application boards - Full RS-232 Functionality

For complete RS-232 functionality conforming to [4] in DTE/DCE serial communication, the complete UART interface of the module (DCE) must be connected to the DTE as described in Figure 30.

GSM.G1-HW-09002-D Preliminary System description





Figure 29: UART interface application circuit with complete V.24 link in the DTE/DCE serial communication

# 1.11.1.4 Connecting UART on application boards - TxD, RxD, RTS and CTS lines only (not using the complete V.24 link)

Follow the application circuit described in Figure 30. HW flow-control is used. The module wakes up from default idle-mode to active-mode when data is received at the UART interface, since the HW flow control is enabled by default in the module.

- Connect on the application board **DSR** output line to the module **DTR** input line, since the module requires
   **DTR** active (low electrical level) and **DSR** is active (low electrical level) once the module is switched on and
   the UART interface is enabled
- Leave **DCD** and **RI** lines of the module unconnected and floating



Figure 30: UART interface application circuit with partial V.24 link (4-wire) in the DTE/DCE serial communication



## 1.11.1.5 Connecting UART on application boards - TxD and RxD lines only (not complete V24 link)

Follow the application circuit described in Figure 31. HW flow control is not used. The module doesn't wake up from the default idle-mode to active-mode when data is received at the UART interface. Since HW flow control is by default enabled in the module, data delivered by the DTE can be lost.

The module cannot be woken-up in this case, and for this reason this configuration is not recommended.

- Connect on the application circuit the module CTS output line to the module RTS input line, since the
  module requires RTS active (low electrical level) and CTS is active (low electrical level) when the module is in
  active mode and the UART interface is enabled
- Connect on the application circuit the module DSR output line to the module DTR input line, since the
  module requires DTR active (low electrical level) and DSR is active (low electrical level) once the module is
  switched on and the UART interface is enabled
- DCD and RI lines of the module can be left unconnected and floating

Also in this configuration the UART interface can be used as AT commands interface, for GPRS data and CSD data communication and for software upgrades, but without the HW flow control, data delivered by the DTE can be lost.



Figure 31: UART interface application circuit with partial V.24 link (2-wire) in the DTE/DCE serial communication



To avoid an increase in module power consumption, any external signal connected to the UART must be set low or tri-stated when the module is in power-down mode. If the external signals in the application circuit connected to the UART cannot be set low or tri-stated, a multi channel digital switch (e.g. Texas Instruments SN74CB3Q16244) or a single channel analog switch (e.g. Texas Instruments TS5A63157) must be inserted between the two-circuit connections and set to high impedance when the module is in power-down mode.



It is highly recommended to provide on an application board a direct access to RxD and TxD lines of the module (in addition to access to these lines from an application processor). This enables a direct connection of PC (or similar) to the module for execution of Firmware upgrade over the UART.

## 1.11.1.6 MUX Protocol (3GPP 27.010)

The module has a software layer with MUX functionality complaint with [7].



This is a data link protocol (layer 2 of OSI model) using HDLC-like framing and operates between the module (DCE) and the application processor (DTE). The protocol allows simultaneous sessions over the UART. Each session consists of a stream of bytes transferring various kinds of data like SMS, CBS, GPRS, AT commands in general. This permits, for example, SMS to be transferred to the DTE when a data connection is in progress.

The following virtual channels are defined:

- Channel 0: reserved for MUX control
- Channel 1: reserved for GPS data
- Channel 2-5: free usage

# 1.11.2 DDC (I<sup>2</sup>C) interface

#### 1.11.2.1 Overview

An I<sup>2</sup>C compatible Display Data Channel (DDC) interface for serial communication is implemented. This interface is intended exclusively to access u-blox GPS receivers.

| Name | Description        | Remarks                                      |
|------|--------------------|----------------------------------------------|
| SCL  | I2C bus clock line | Fixed open drain. External pull-up required. |
| SDA  | I2C bus data line  | Fixed open drain. External pull-up required. |

Table 13: DDC pins

To be complaint with the  $I^2C$  bus specifications, the module pads of the bus interface are open drain output and pull up resistors must be used. Since the pull-up resistors are not mounted on the module, they must be mounted externally. Resistor values must conform to the  $I^2C$  bus specifications [8]. If LEON-G100/G200 modules are connected through the DDC bus to a single u-blox GPS receiver only (only one device is connected on the DDC bus), use a pull-up resistor of 4.7 k $\Omega$ . Pull-ups must be connected to a supply voltage of 2.85 V (typical), since this is the voltage domain of the DDC pins (for detailed electrical characteristics see the LEON-G100/G200 Data Sheet [1]).

DDC Slave-mode operation is not supported, the module can act as master only.

Two lines, serial data (**SDA**) and serial clock (**SCL**), carry information on the bus. **SCL** is used to synchronize data transfers, and **SDA** is the data line. Since both lines are open drain outputs, the DDC devices can only drive them low or leave them open. The pull-up resistor pulls the line up to the supply rail if no DDC device is pulling it down to GND. If the pull-ups are missing, **SCL** and **SDA** lines are undefined and the DDC bus will not work.

The signal shape is defined by the values of the pull-up resistors and the bus capacitance. Long wires on the bus will increase the capacitance. If the bus capacitance is increased, use pull-up resistors with lower nominal resistance value than  $4.7 \text{ k}\Omega$ , to match the  $1^2\text{C}$  bus specifications regarding rise and fall times of the signals [8].



Capacitance must be limited on the bus to match the I<sup>2</sup>C specifications: route connections as short as possible.



If the pins are not used as DDC bus interface, they can be left unconnected.

#### 1.11.2.2 DDC application circuit

The **SDA** and **SCL** lines can be used only to connect the LEON module to a u-blox GPS module: LEON DDC ( $l^2C$ ) interface is enabled by the +UGPS AT command only. **GPIO2** is automatically driven as output by the +UGPS AT command to switch-on or switch-off the u-blox GPS module, connecting **GPIO2** to the active-high enable pin (or the active-low shutdown pin) of the voltage regulator that supplies the u-blox GPS module on the application board. The application circuit for **SDA**, **SCL** and **GPIO2** is illustrated in the following figure.





Figure 32: DDC Application circuit

# 1.12 ADC input (LEON-G100 only)

One Analog to Digital Converter input is available (**ADC1**) and is configurable using u-blox AT commands (see u-blox AT Commands Manual [2]). The resolution of this converter is 12-bit with a single ended input range.

| Name | Description | Remarks              |
|------|-------------|----------------------|
| ADC1 | ADC input   | Resolution: 12 bits. |

Table 14: ADC pin

The electrical behavior of the measurement circuit in voltage mode can be modeled by a circuit equivalent to that shown in Figure 33. This includes a resistor ( $R_{eq}$ ), voltage source ( $U_{eq}$ ), analog preamplifier (with typical gain G=0.5), and a digital amplifier (with typical gain  $g_{ADC}=2048$  LSB/V).





Figure 33: Equivalent network for ADC single-ended measurement

The ADC software driver takes care of the parameters shown in Figure 33 ( $R_{eq'}$ ,  $U_{eq'}$ , G,  $g_{ADC}$ ). The voltage measured by the ADC is  $U_{adc}$ . If the voltage source ( $U_{sig}$ ) has a significant internal resistance ( $R_{sig}$ ) compared to the input resistance in measurement mode ( $R_{eq}$ ) of the ADC, this should be taken into account and corrected.



If an external voltage divider is implemented to increase the voltage range, check the input resistance in measurement mode (R<sub>oc</sub>) of the ADC input and all the electrical characteristics.

The detailed electrical specifications of the Analog to Digital Converter input are reported in the LEON-G100/G200 Data Sheet [1].

# 1.13 General Purpose Input/Output (GPIO)

LEON-G100/G200 modules provide two General Purpose Input/Output pins (**GPIO1**, **GPIO2**) which can be configured via u-blox AT commands (more details available in u-blox AT Commands Manual [2]).

| Name  | Description | Remarks                                                      |
|-------|-------------|--------------------------------------------------------------|
| GPIO1 | GPIO        | Add a test point to provide access to the pin for debugging. |
| GPIO2 | GPIO        | Dedicated for connection to a u-blox GPS receiver            |

Table 15: GPIO pins

**GPIO2** is dedicated for connection to a u-blox GPS receiver: AT commands are used to drive the GPIO as output to wake up the u-blox GPS module. If LEON-G100/G200 module is not connected to a u-blox GPS module, GPIO2 can be used for general purposes.



To avoid an increase of module power consumption any external signal connected to a GPIO must be set low or tri-stated when the module is in power-down mode. If the external signals in the application circuit connected to a GPIO cannot be set low or tri-stated, mount a multi channel digital switch (e.g. Texas Instruments SN74CB3Q16244) or a single channel analog switch (e.g. Texas Instruments TS5A3159 or TS5A63157) between the two-circuit connections and set to high impedance.



For debug purposes, add a test point on the **GPIO1** pin even if this GPIO is not used.



# 1.14 Approvals

# 1.14.1 Compliance with FCC and IC Rules and Regulations

LEON-G100/G200 modules are approved by the following regulatory bodies:

- European Conformance CE mark: EC identification number 0682
- **R&TTED** (Radio and Telecommunications Terminal Equipment Directive)
- PTCRB (PCS Type Certification Review Board)
- GCF (Global Certification Forum), partial compliance
- AT&T network compatibility
- CMIIT (China Ministry of Information Industry); SRRC (State Radio Regulation Center); Approval Code:
  - LEON-G100: CMIIT ID: 2010CJ0053
  - LEON-G200: CMIIT ID: 2010CJ0054
- FCC (Federal Communications Commission) Identifier:
  - LEON-G100: XPYLEONG100
  - LEON-G100: XPYLEONG100
- IC (Industry Canada) Certification Number:
  - LEON-G100: 8595A-LEONG100
  - LEON-G200: 8595A-LEONG200



Manufacturers of mobile or fixed devices incorporating LEON-G100 / LEON-G200 modules are authorized to use the FCC Grants and Industry Canada Certificates of the LEON-G100 / LEON-G200 modules for their own final products according to the conditions referenced in the certificates.

The FCC Label shall in the above case be visible from the outside, or the host device shall bear a second label stating:

"Contains FCC ID: XPYLEONG100" resp. "Contains FCC ID XPYLEONG200".



IMPORTANT: Manufacturers of portable applications incorporating LEON-G100 / LEON-G200 modules are required to have their final product certified and apply for their own FCC Grant and Industry Canada Certificate related to the specific portable device. This is mandatory to meet the SAR requirements for portable devices.

Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.



# 2 Design-In

This section provides a design-in checklist.

# 2.1 Schematic design-in checklist

The following are the most important points for a simple design-in check:

- **VCC** supply should be capable of delivering 2.5 A current bursts with low voltage drop.
- **VCC** supply should be clean, with very low ripple and noise.
- ☑ Do no connect DC/DC regulator output and Battery Pack on **VCC**, they are mutually exclusive.
- ✓ **V\_CHARGE** and **CHARGE\_SENSE** must be externally shorted (LEON-G200 only).
- The DC supply used as charger must be current limited as specified (LEON-G200 only).
- Do no leave **POWER\_ON** floating: add a pull-up resistor.
- ☐ Insert a series inductor on each microphone lines and a 27 pF bypass capacitor on each audio line.
- ☐ Capacitance must be limited on each SIM signal to match the SIM specifications.
- ☑ Check that voltage level of connected digital pins does not exceed operating range.
- ☑ Check UART signals direction, since the signal names follow the ITU-T V.24 Recommendation.
- Add a proper pull-up resistor on each line of the DDC interface.
- ☑ Capacitance must be limited on each line of the DDC interface.
- Check the matching of the digital audio interface specifications to connect a proper device (LEON-G200 only).
- For debug purposes, add a test point on each I2S pin and on **GPIO1** also if they are not used.
- To avoid an increase of module current consumption in power down mode, any external signals connected to the module digital pins (UART interface, Digital Audio Interface, **HS\_DET**, GPIOs) must be set low or tri-stated when the module is in power down mode.

## Layout:

- $\square$  Check 50  $\Omega$  impedance of **ANT** line.
- ☑ Ensure no coupling occurs with other noisy or sensitive signals.
- **VCC** line should be wide and short.
- Route **VCC** supply line away from sensitive analog signals.
- Avoid coupling of any noisy signals to microphone inputs lines.
- ☑ Ensure proper grounding.
- ☑ Consider "No-routing" areas for the Data Module footprint.
- Optimize placement for minimum length of RF line and closer path from DC source for **VCC**.

#### Antenna:

- $\square$  Antenna should have 50  $\Omega$  impedance, V.S.W.R less then 3:1, recommended 2:1 on operating bands in deployment geographical area.
- Antenna should have built in DC resistor to ground to get proper Antenna detection functionality.



# 2.2 Design Guidelines for Layout

The following design guidelines must be met for optimal integration of LEON-G100/G200 modules on the final application board.

# 2.2.1 Layout guidelines per pin function

This section groups the LEON-G100/G200 pins by signal function and provides a ranking of importance in layout design.



Figure 34: Module pin-out with highlighted functions



| Rank                   | Function                                    | Pin(s)                                   | Layout             | Remarks                                                                                                 |
|------------------------|---------------------------------------------|------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------|
| 1 <sup>st</sup>        | RF Antenna In/out                           | ANT                                      | Very<br>Important  | Design for 50 $\Omega$ characteristic impedance. See section 2.2.1.1                                    |
| 2 <sup>nd</sup>        | DC Supply                                   | VCC                                      | Very<br>Important  | <b>VCC</b> line should be wide and short. Route away from sensitive analog signals. See section 2.2.1.2 |
| 3 <sup>rd</sup>        | Analog Audio                                |                                          | Careful Layout     | Avoid coupling with noisy signals                                                                       |
|                        | Audio Inputs                                | MIC_BIAS1, MIC_GND1, MIC_BIAS2, MIC_GND2 |                    | See section 2.2.1.3                                                                                     |
|                        | Audio Outputs                               | SPK_P, SPK_N, HS_P                       |                    |                                                                                                         |
| 4 <sup>th</sup>        | Ground                                      | GND                                      | Careful Layout     | Provide proper grounding. See section 2.2.1.4                                                           |
| 5 <sup>th</sup>        | Charger                                     | V_CHARGE,<br>CHARGE_SENSE                | Careful Layout     | Check Charger line width.<br>See section 2.2.1.5                                                        |
| 6 <sup>th</sup>        | Sensitive Pin :                             |                                          | Careful Layout     | Avoid coupling with noisy signals.                                                                      |
|                        | Backup Voltage                              | V_BCKP                                   |                    | See section 2.2.1.6                                                                                     |
|                        | A to D Converter (If implemented)           | ADC1                                     |                    |                                                                                                         |
|                        | Power On                                    | PWR_ON                                   |                    |                                                                                                         |
| <b>7</b> <sup>th</sup> | <b>Digital pins :</b><br>SIM Card Interface | VSIM, SIM_CLK, SIM_IO,<br>SIM_RST        | Common<br>Practice | Follow common practice rules for digital pin routing See section 2.2.1.7                                |
|                        | Digital Audio                               | I2S_CLK, I2S_RXD,<br>I2S_TXD, I2S_WA     |                    |                                                                                                         |
|                        | DDC                                         | SCL, SDA                                 |                    |                                                                                                         |
|                        | UART                                        | TXD, RXD, CTS, RTS, DSR,<br>RI, DCD, DTR |                    |                                                                                                         |
|                        | External Reset                              | RESET_N                                  |                    |                                                                                                         |
|                        | General Purpose I/O                         | GPIO1, GPIO2                             |                    |                                                                                                         |

Table 16: Pin list in order of decreasing importance for layout design

#### 2.2.1.1 RF Antenna connection

The RF antenna connection pin **ANT** is very critical in layout design. The PCB line must be designed to provide 50  $\Omega$  characteristic impedance and minimum loss up to radiating element.

- Provide proper transition between the ANT pad to application board PCB
- Increase GND keep-out for **ANT** pin to at least 250  $\mu$ m up to adjacent pads metal definition and up to 500  $\mu$ m on the area below the Data Module
- Add GND keep-out on buried metal layers below antenna pad if top-layer to buried layer dielectric thickness is below 200  $\mu$ m
- The transmission line up to antenna connector or pad may be a micro strip or a stripline. In any case must be designed to achieve 50  $\Omega$  characteristic impedance
- Microstrip lines are usually easier to implement and the reduced number of layer transitions up to antenna connector simplifies the design and diminishes reflection losses. However, the electromagnetic field extends to the free air interface above the stripline and may interact with other circuitry
- Buried stripline exhibits better shielding to incoming and generated interferences. Therefore are preferred for sensitive application. In case a stripline is implemented, carefully check that the via pad-stack does not couple with other signals on the crossed and adjacent layers
- Minimize the transmission line length; the insertion loss should be minimized as much as possible, in the order of a few tenths of a dB
- The transmission line should not have abrupt change to thickness and spacing to GND, but must be uniform and routed as smoothly as possible



- The transmission line must be routed in a section of the PCB where minimal interference from noise sources can be expected
- Route **ANT** line far from other sensitive circuits as it is a source of electromagnetic interference
- Avoid coupling with VCC routing and analog Audio lines
- Ensure solid metal connection of the adjacent metal layer on the PCB stack-up to main ground layer
- Add GND vias around transmission line
- Ensure no other signals are routed parallel to transmission line, or that other signals cross on adjacent metal layer
- If the distance between the transmission line and the adjacent GND area (on the same layer) does not exceed 5 times the track width of the micro strip, use the "Coplanar Waveguide" model for 50  $\Omega$  characteristic impedance calculation
- Don't route microstrip line below discrete component or other mechanics placed on top layer
- When terminating transmission line on antenna connector (or antenna pad) it is very important to strictly follow the connector manufacturer's recommended layout
- GND layer under RF connectors and close to buried vias should be cut out in order to remove stray capacitance and thus keep the RF line 50  $\Omega$ . In most cases the large active pad of the integrated antenna or antenna connector needs to have a GND keep-out at least on first inner layer to reduce parasitic capacitance to ground. Note that the layout recommendation is not always available from connector manufacturer: e.g. the classical SMA Pin-Through-Hole needs to have GND cleared on all the layers around the central pin up to annular pads of the four GND posts. Check 50  $\Omega$  impedance of **ANT** line
- Ensure no coupling occurs with other noisy or sensitive signals

# 2.2.1.2 Main DC supply connection

The DC supply of LEON-G100/G200 modules is very important for the overall performance and functionality of the integrated product. For detailed description check the design guidelines in section 1.5.2. Some main characteristics are:

- **VCC** connection may carry a maximum burst current in the order of 2.5 A. Therefore, it is typically implemented as a wide PCB line with short routing from DC supply (DC-DC regulator, battery pack, etc)
- The module automatically initiates an emergency shutdown if supply voltage drops below hardware threshold. In addition, reduced supply voltage can set a worst case operation point for RF circuitry that may behave incorrectly. It follows that each voltage drop in the DC supply track will restrict the operating margin at the main DC source output. Therefore, the PCB connection has to exhibit a minimum or zero voltage drop. Avoid any series component with Equivalent Series Resistance (ESR) greater than a few m $\Omega$ s
- Given the large burst current, **VCC** line is a source of disturbance for other signals. Therefore route **VCC** through a PCB area separated from sensitive analog signals. Typically it is good practice to interpose at least one layer of PCB ground between **VCC** track and other signal routing
- The **VCC** supply current supply flows back to main DC source through GND as ground current: provide adequate return path with suitable uninterrupted ground plane to main DC source
- A tank capacitor with low ESR is often used to smooth current spikes. This is most effective when placed as close as possible to VCC. From main DC source, first connect the capacitor and then VCC. If the main DC source is a switching DC-DC converter, place the large capacitor close to the DC-DC output and minimize the VCC track length. Otherwise consider using separate capacitors for DC-DC converter and LEON-G100/G200 tank capacitor. Note that the capacitor voltage rating may be adequate to withstand the charger over-voltage if battery-pack is used
- **VCC** is directly connected to the RF power amplifier. Add capacitor in the pF range from **VCC** to GND along the supply path
- Since **VCC** is directly connected to RF Power Amplifier, voltage ripple at high frequency may result in unwanted spurious modulation of transmitter RF signal. This is especially seen with switching DC-DC converters, in which case it is better to select the highest operating frequency for the switcher and add a large L-C filter before connecting to LEON-G100/G200 in the worst case



- The large current generates a magnetic field that is not well isolated by PCB ground layers and which may
  interact with other analog modules (e.g. VCO) even if placed on opposite side of PCB. In this case route VCC
  away from other sensitive functional units
- The typical GSM burst has a periodic nature of approx. 217 Hz, which lies in the audible audio range. Avoid coupling between **VCC** and audio lines (especially microphone inputs)
- If **VCC** is protected by transient voltage suppressor / reverse polarity protection diode to ensure that the voltage maximum ratings are not exceeded, place the protecting device along the path from the DC source toward LEON-G100/G200, preferably closer to the DC source (otherwise functionality may be compromised)
- **VCC** pad is longer than other pads, and requires a "No-Routing" area for any other signals on the top layer of the application board PCB, below the LEON-G100/G200
- VCC line should be wide and short
- Route away from sensitive analog signals

### 2.2.1.3 Analog Audio

Accurate analog audio design is very important to obtain clear and high quality audio. The GSM signal burst has a repetition rate of 271 Hz that lies in the audible range. A careful layout is required to reduce the risk of noise pickup from audio lines due to both **VCC** burst noise coupling and RF detection.

Analog audio is separated in the two paths,

- 1. Audio Input (Uplink path): MIC\_BIASx, MIC\_GNDx
- 2. Audio Outputs (Downlink path): SPK P / SPK N, HS P

The most sensitive is the Uplink path, since the analog input signals are in the  $\mu V$  range. The two microphone inputs have the same electrical characteristics, and it is recommended to implement their layout with the same routing rules.

- Avoid coupling of any noisy signals to microphone inputs lines
- It is strongly recommended to route MIC signals away from battery and RF antenna lines. Try to skip fast switching digital lines as well
- Keep ground separation from other noisy signals. Use an intermediate GND layer or vias wall for coplanar signals
- MIC\_BIAS and MIC\_GND carry also the bias for external electret active microphone. Verify that microphone
  is connected with right polarity, i.e. MIC\_BIAS to the pin marked "+" and MIC\_GND (zero Volt) to the
  chassis of the device
- Despite different DC level, **MIC\_BIAS** and **MIC\_GND** are sensed differentially within the module. Therefore they should be routed as a differential pair of **MIC\_BIAS** up to the active microphone
- Route **MIC\_GND** with dedicated line together with **MIC\_BIAS** up to active microphone. Note that **MIC\_GND** is grounded internally within module and does not need external connection to GND
- Cross other signals lines on adjacent layers with 90° crossing
- Place bypass capacitor for RF very close to active microphone. The preferred microphone should be designed
  for GSM applications which typically have internal built-in bypass capacitor for RF very close to active device.
  If the integrated FET detects the RF burst, the resulting DC level will be in the pass-band of the audio
  circuitry and cannot be filtered by any other device
- If DC decoupling is required, consider that the input impedance of microphone lines is in the  $k\Omega$  range. Therefore, series capacitors with sufficiently large value to reduce the high-pass cut-off frequency of the equivalent high-pass RC filter

Output Audio lines have two separated configurations.



- **SPK\_P** / **SPK\_N** are high level balanced output. They are DC coupled and must be used with a speaker connected in bridge configuration
- Route **SPK\_P** / **SPK\_N** as differential pair, to reduce differential noise pick-up. The balanced configuration will help reject the common mode noise
- If audio output is directly connected to speaker transducer, given the low load impedance of its load, then consider enlarging PCB lines to reduce series resistive losses
- **HS\_P** is single ended analog audio referenced to GND. Reduce coupling with noisy lines as this Audio output line does not benefit from common mode noise rejection of **SPK P / SPK N**
- Use twisted pair cable for balanced audio usage, shielded cable for unbalanced connection to speaker
- If DC decoupling is required, a large capacitor needs to be used, typically in the µF range, depending on the load impedance, in order not to increase the lower cut-off frequency due to its High-Pass RC filter response

#### 2.2.1.4 Module grounding

Good connection of the module with application board solid ground layer is required for correct RF performance. It significantly reduces EMC issues and provides a thermal heat sink for the module.

- Connect each **GND** pin with application board solid GND layer. It is strongly recommended that each **GND** pad surrounding **VCC** and **ANT** pins have one or more dedicated via down to application board solid ground layer. The same applies to **GND** pins on the opposite side close to Charger pins
- If Application board is a multilayer PCB, then it is required to tight together each GND area with complete via stack down to main board ground layer
- It is recommended to implement one layer of the application board as ground plane
- Good grounding of **GND** pads will also ensure thermal heat sink. This is critical during call connection, when the real network commands the module to transmit at maximum power: proper grounding helps prevent module overheating

## 2.2.1.5 Charger Layout

If battery charger is implemented, **V\_CHARGE** must withstand the charge current (typically in the order of several hundred mA) continuous current sink. Voltage drop is not as critical as for **VCC**, but dimension the line width adequately to support the charge current without excessive loss that may lead to increase in PCB temperature.

**CHARGE\_SENSE** senses the charger voltage: it sinks a few  $\mu$ A. Therefore its line width is not critical. Since it is an analog input, it must be connected to **V\_CHARGE** away from noisy sources.

## 2.2.1.6 Other Sensitive pins

A few other pins on the LEON-G100/G200 require careful layout.

- Backup battery (V\_BCKP): avoid injecting noise on this voltage domain as it may affect the stability of sleep oscillator
- Analog-to-Digital Converter (ADC1): it is a high impedance analog input; the conversion accuracy will be
  degraded if noise injected. Low-pass filter may be used to improve noise rejection; typically L-C tuned for RF
  rejection gives better results
- **Power On (PWR\_ON):** is the digital input for power-on of the LEON-G100/G200. It is implemented as high impedance input. Ensure that the voltage level is well defined during operation and no transient noise is coupled on this line, otherwise the module may detect a spurious power-on request



#### 2.2.1.7 Digital pins

- External Reset (RESET\_N): input for external reset, a logic low voltage will reset the module
- SIM Card Interface (VSIM, SIM\_CLK, SIM\_IO, SIM\_RST): the SIM layout may be critical if the SIM card is placed far away from LEON-G100/G200 or in close vicinity of RF antenna. In the first case the long connection may radiate higher harmonic of digital data. In the second case the same harmonics may be picked up and create self-interference that can reduce the sensitivity of GSM Receiver channels whose carrier frequency is coincident with harmonic frequencies. In the later case using RF bypass capacitors on the digital line will mitigate the problem. In addition, since the SIM card typically accesses by the end use, it may be subjected to ESD discharges: add adequate ESD protection to improve the robustness of the digital pins within the module. Remember to add such ESD protection along the path between SIM holder toward the module
- Digital Audio (I2S\_CLK, I2S\_RX, I2S\_TX, I2S\_WA): the I2S interface requires the same consideration regarding electro-magnetic interference as the SIM card. Keep the traces short and avoid coupling with RF line or sensitive analog inputs
- **DDC** (SCL, SDA): the DDC interface requires the same consideration regarding electro-magnetic interference as for SIM card. Keep the traces short and avoid coupling with RF line or sensitive analog inputs
- **UART (TXD, RXD, CTS, RTS, DSR, RI, DCD, DTR)**: the serial interface require the same consideration regarding electro-magnetic interference as for SIM card. Keep the traces short and avoid coupling with RF line or sensitive analog inputs



## 2.2.2 Footprint and paste mask



Figure 35: LEON-G100/G200 footprint

Figure 36: LEON-G100/G200 paste mask

To improve the wetting of the half vias, reduce the amount of solder paste under the module and increase the volume outside of the module by defining the dimensions of the paste mask to form a T-shape (or equivalent) extending beyond the Copper mask. The solder paste should have a total thickness of 200  $\mu$ m.



The paste mask outline needs to be considered when defining the minimal distance to the next component.



The exact geometry, distances, stencil thicknesses and solder paste volumes must be adapted to the specific production processes (e.g. soldering etc.) of the customer.

The bottom layer of LEON-G100/G200 shows some unprotected copper areas for **GND** and **VCC** signals, plus **GND** keep-out for internal RF signals routing.



Consider "No-routing" areas for the LEON-G100/G200 footprint as follows:

- 1. Ground copper and signals keep-out below LEON-G100/G200 on Application Motherboard due to **VCC** area, RF **ANT** pin and exposed GND pad on module bottom layer (see Figure 37).
- 2. Signals Keep-Out below module on Application Motherboard due to GND opening on LEON-G100/G200 bottom layer for internal RF signals (see Figure 38).





Figure 37: Ground copper and signal keep-out below data module on application motherboard due to due to VCC area, RF ANT pin and exposed GND pad on data module bottom layer





Figure 38: Signals keep-out below data module on application motherboard due to GND opening on data module bottom layer for internal RF signals

Routing below LEON-G100/G200 on application motherboard is generally possible but not recommended: in addition to the required keep-out defined before, consider that the insulation offered by the solder mask painting may be weakened corresponding to micro-vias on LEON-G100/G200 bottom layer, thus increasing the risk of short to GND if the application motherboard has unprotected signal routing on same coordinates.

# 2.2.3 Placement

Optimize placement for minimum length of RF line and closer path from DC source for VCC.

# 2.3 Module thermal resistance

The Case-to-Ambient thermal resistance ( $R_{c-A}$ ) of the module, with the LEON-G100/G200 mounted on a 130 x 110 x 1.6 mm FR4 PCB with a high coverage of copper (e.g. the EVK-G25H evaluation kit) in still air conditions is equal to 14°C/W.

With this Case-to-Ambient thermal resistance, the increase of the module temperature is:

 Around 12°C when the module transmits at the maximum power level during a GSM call in the GSM/EGSM bands



• Around 17°C when the module transmits at the maximum power level during a GPRS data transfer (2 Tx + 3 Rx slots) in the GSM/EGSM bands



Case-to-Ambient thermal resistance value will be different than the one provided if the module is mounted on a PCB with different size and characteristics.

# 2.4 Antenna guidelines

Antenna characteristics are essential for good functionality of the module. The radiating performance of antennas has direct impact on the reliability of connection over the Air Interface. Bad termination of **ANT** can result in poor performance of the module.

The following parameters should be checked:

| <u> </u>        |                                                                        |
|-----------------|------------------------------------------------------------------------|
| Item            | Recommendations                                                        |
| Impedance       | 50 Ω                                                                   |
| Frequency Range | Depends on the Mobile Network used.                                    |
|                 | GSM900: 880960 MHz                                                     |
|                 | GSM1800: 17101880 MHz                                                  |
|                 | GSM850: 824894 MHz                                                     |
|                 | GSM1900: 18501990 MHz                                                  |
| Input Power     | >2 W peak                                                              |
| V.S.W.R         | <2:1 recommended, <3:1 acceptable                                      |
| Return Loss     | S <sub>11</sub> <-10 dB recommended, S <sub>11</sub> <-6 dB acceptable |
| Gain            | <3 dBic                                                                |

Table 17: General recommendation for GSM antenna

GSM antennas are typically available as:

- Linear monopole: typical for fixed application. The antenna extends mostly as a linear element with a dimension comparable to lambda/4 of the lowest frequency of the operating band. Magnetic base may be available. Cable or direct RF connectors are common options. The integration normally requires the fulfillment of some minimum guidelines suggested by antenna manufacturer
- Patch-like antenna: better suited for integration in compact designs (e.g. mobile phone). They are mostly
  custom designs where the exact definition of the PCB and product mechanical design is fundamental for
  tuning of antenna characteristics

For integration observe these recommendations:

- Ensure 50  $\Omega$  antenna termination, minimize the V.S.W.R. or return loss, as this will optimize the electrical performance of the module. See section 2.4.1
- Select antenna with best radiating performance. See section 2.4.2
- If a cable is used to connect the antenna radiating element to application board, select a short cable with minimum insertion loss. The higher the additional insertion loss due to low quality or long cable, the lower the connectivity
- Follow the recommendations of the antenna manufacturer for correct installation and deployment
- Do not include antenna within closed metal case
- Do not place antenna in close vicinity to end user since the emitted radiation in human tissue is limited by S.A.R. regulatory requirements
- Do not use directivity antenna since the electromagnetic field radiation intensity is limited in some countries
- Take care of interaction between co-located RF systems since the GSM transmitted power may interact or disturb the performance of companion systems
- Place antenna far from sensitive analog systems or employ countermeasures to reduce electromagnetic compatibility issues that may arise



### 2.4.1 Antenna termination

LEON-G100/G200 modules are designed to work on a 50  $\Omega$  load. However, real antennas have no perfect 50  $\Omega$  load on all the supported frequency bands. To reduce as much as possible performance degradation due to antenna mismatch, the following requirements should met:

- Measure the antenna termination with a network analyzer: connect the antenna through a coaxial cable to the measurement device, the  $|S_{11}|$  indicates which portion of the power is delivered to antenna and which portion is reflected by the antenna back to the modem output
- A good antenna should have a  $|S_{11}|$  below -10 dB over the entire frequency band. Due to miniaturization, mechanical constraints and other design issues, this value will not be achieved. A value of  $|S_{11}|$  of about -6 dB (in the worst case) is acceptable

Figure 39 shows an example of this measurement:



Figure 39: |S11| sample measurement of a penta-band antenna that covers in a small form factor the 4 GSM bands (850 MHz, 900 MHz, 1800 MHz and 1900 MHz) and the UMTS Band I

Fig 41 shows comparable measurements performed on a wideband antenna. The termination is better, but the size of the antenna is considerably larger.



Figure 40: |S,,| sample measurement of a wideband antenna



#### 2.4.2 Antenna radiation

An indication of the radiated power by the antenna can be approximated by measuring the  $|S_2|$  from a target antenna to the measurement antenna, measured with a network analyzer using a wideband antenna. Measurements should be done at a fixed distance and orientation. Compare the results to measurements performed on a known good antenna. Figure 41 through 44 show measurement results. A wideband log periodic-like antenna was used, and the comparison was done with a half lambda dipole tune on 900 MHz frequency. The measurements show both the  $|S_{11}|$  and  $|S_{21}|$  for penta-band internal antenna and for the wideband antenna.



Figure 41 and 42:  $|S_{11}|$  and  $|S_{21}|$  comparison between a 900 MHz tuned half wavelength dipole and a penta-band internal antenna, if  $|S_{11}|$  like in marker 3 area are similar the target antenna performances are good





Figure 43 and 44:  $|S_{11}|$  and  $|S_{21}|$  comparison between a 900 MHz tuned half wavelength dipole and a wideband commercial antenna, if  $|S_{21}|$  like in marker 1/2 area are similar 5 dB better in the dipole case, so the wideband antenna radiation is considerably less



For good antenna radiation performance antenna dimensions should be comparable to a quarter of the wavelength. Different types of antenna that can be used for the module, many of them (e.g. patch antennas, monopole) are based on a resonating element that works in combination with a ground plane. The ground plane, ideally infinite, can be reduced down to a minimum size that must be similar to the quarter of the wavelength of the minimum frequency that has to be radiated (transmitted/received). Numerical sample: frequency 1 GHz → wavelength 30 cm → minimum ground plane (or antenna size) 7.5 cm. Below this size, the antenna efficiency is reduced.



# 2.4.3 Antenna detection functionality

The internal antenna detect circuit is based on DC voltage measurement at **ANT**. The module may inject a known DC current on **ANT** pin, to do resistance measurement.

To achieve good antenna detection functionality, use an RF antenna with built-in resistor from **ANT** signal to GND, or implement an equivalent solution with a circuit between the antenna cable connection and the radiating element as shown in Figure 45: Antenna Detection circuit.



Figure 45: Antenna Detection circuit

The module reports the measured value (ohmic resistance or voltage level) seen at **ANT**. Values above the expected range indicate that the antenna has been disconnected. Values below the expected range indicate that RF connection is shortened to GND.



# 3 Handling and soldering

# 3.1 Packaging, shipping, storage and moisture preconditioning

For information pertaining to reels and tapes, Moisture Sensitivity levels (MSD), shipment and storage information, as well as drying for preconditioning see the LEON-G100/G200 Data Sheet [1].

# 3.2 Processing

# 3.2.1 Soldering paste

Use of "No Clean" soldering paste is strongly recommended, as it does not require cleaning after the soldering process has taken place. The paste listed in the example below meets these criteria.

Soldering Paste: LFSOLDER TLF-206-93F (Tamura Kaken (UK) Ltd.)

Alloy specification: Sn 95.5/ Ag 3.9/ Cu 0.6 (95.5% Tin/ 0.6 % Silver/ 0.6% Copper)

Melting Temperature: 216 - 221°C

Stencil Thickness: 150 µm for base boards

The final choice of the soldering paste depends on the approved manufacturing procedures.

The paste-mask geometry for applying soldering paste should meet the recommendations in section 2.2.2



The quality of the solder joints on the connectors ('half vias') should meet the appropriate IPC specification.

## 3.2.2 Reflow soldering

A convection type-soldering oven is strongly recommended over the infrared type radiation oven. Convection heated ovens allow precise control of the temperature and all parts will be heated up evenly, regardless of material properties, thickness of components and surface color.

Consider the "IPC-7530 Guidelines for temperature profiling for mass soldering (reflow and wave) processes, published 2001".

#### Preheat phase

Initial heating of component leads and balls. Residual humidity will be dried out. Please note that this preheat phase will not replace prior baking procedures.

Temperature rise rate: 1 - 4°C/s
 If the temperature rise is too rapid in the preheat phase it may cause

excessive slumping.

• Time: 60 – 120 seconds If the preheat is insufficient, rather large solder balls tend to be

generated. Conversely, if performed excessively, fine balls and large

balls will be generated in clusters.

• End Temperature: 150 - 200°C If the temperature is too low, non-melting tends to be caused in

areas containing large heat capacity.

#### Heating/reflow phase

The temperature rises above the liquidus temperature of 216 - 221°C. Avoid a sudden rise in temperature as the slump of the paste could become worse.

Limit time above 220°C liquidus temperature: 20 - 40 s

Peak reflow temperature: 230 - 250°C

## **Cooling phase**

A controlled cooling avoids negative metallurgical effects (solder becomes more brittle) of the solder and possible mechanical tensions in the products. Controlled cooling helps to achieve bright solder fillets with a good shape and low contact angle.

• Temperature fall rate: max 3°C / s



To avoid falling off, modules should be placed on the topside of the motherboard during soldering.

The final soldering temperature chosen at the factory depends on additional external factors like choice of soldering paste, size, thickness and properties of the base board, etc. Exceeding the maximum soldering temperature in the recommended soldering profile may permanently damage the module.



Figure 46: Recommended soldering profile



When soldering lead-free (LEON-G100/G200) modules in a leaded process, check the following temperatures:

PB- Technology Soaktime: 40-80 sec Time above Liquidus: 40-90 sec Peak temperature: 225-235°C



LEON-G100/G200 modules must not be soldered with a damp heat process.

## 3.2.3 Optical inspection

After soldering the LEON-G100/G200 module, inspect the modules optically to verify that he module is properly aligned and centered.

### 3.2.4 Cleaning

Cleaning the soldered modules is not recommended. Residues underneath the modules cannot be easily removed with a washing process.

- Cleaning with water will lead to capillary effects where water is absorbed in the gap between the baseboard
  and the module. The combination of residues of soldering flux and encapsulated water leads to short circuits
  or resistor-like interconnections between neighboring pads. Water will also damage the sticker and the inkjet printed text.
- Cleaning with alcohol or other organic solvents can result in soldering flux residues flooding into the two housings, areas that are not accessible for post-wash inspections. The solvent will also damage the sticker and the ink-jet printed text.
- Ultrasonic cleaning will permanently damage the module, in particular the quartz oscillators.

For best results use a "no clean" soldering paste and eliminate the cleaning step after the soldering.



## 3.2.5 Repeated reflow soldering

Only a single reflow soldering process is encouraged for boards with a LEON-G100/G200 module populated on it. The reason for this is the risk of the module falling off due to high weight in relation to the adhesive properties of the solder.

## 3.2.6 Wave soldering

Boards with combined through-hole technology (THT) components and surface-mount technology (SMT) devices require wave soldering to solder the THT components. Only a single wave soldering process is encouraged for boards populated with LEON-G100/G200 modules.

## 3.2.7 Hand soldering

Hand soldering is not recommended.

#### 3.2.8 Rework

The LEON-G100/G200 module can be unsoldered from the baseboard using a hot air gun.



Avoid overheating the module.

After the module is removed, clean the pads before placing.



Never attempt a rework on the module itself, e.g. replacing individual components. Such actions immediately terminate the warranty.

## 3.2.9 Conformal coating

Certain applications employ a conformal coating of the PCB using HumiSeal® or other related coating products.

These materials affect the HF properties of the LEON-G100/G200 modules and it is important to prevent them from flowing into the module.

The RF shields do not provide 100% protection for the module from coating liquids with low viscosity, therefore care is required in applying the coating.



Conformal Coating of the module will void the warranty.

# **3.2.10 Casting**

If casting is required, use viscose or another type of silicon pottant. The OEM is strongly advised to qualify such processes in combination with the LEON-G100/G200 module before implementing this in the production.



Casting will void the warranty.

## 3.2.11 Grounding metal covers

Attempts to improve grounding by soldering ground cables, wick or other forms of metal strips directly onto the EMI covers is done at the customer's own risk. The numerous ground pins should be sufficient to provide optimum immunity to interferences and noise.



u-blox gives no warranty for damages to the LEON-G100/G200 module caused by soldering metal cables or any other forms of metal strips directly onto the EMI covers.

# 3.2.12 Use of ultrasonic processes

Some components on the LEON-G100/G200 module are sensitive to Ultrasonic Waves. Use of any Ultrasonic Processes (cleaning, welding etc.) may cause damage to the module.



u-blox gives no warranty against damages to the LEON-G100/G200 module caused by any Ultrasonic Processes.



# **4 Product Testing**

# 4.1 u-blox in-series production test

u-blox focuses on high quality for its products. All units produced are fully tested. Defective units are analyzed in detail to improve the production quality.

This is achieved with automatic test equipment, which delivers a detailed test report for each unit. The following measurements are done:

- Digital self-test (Software Download, verification of FLASH firmware, etc.);
- Measurement of voltages and currents;
- Measurement of RF characteristics (e.g. C/No).





Figure 47: Automatic test equipment for module tests



# **Appendix**

# A Extra Features

# A.1 Firmware (upgrade) Over AT (FOAT)

Firmware upgrade is available with LEON-G100/G200 modules using AT commands.

#### A.1.1 Overview

This feature allows upgrade the module Firmware over UART, using AT Commands.

- AT Command AT+UFWUPD triggers a reboot and followed by upgrade procedure at specified baud rate (refer to u-blox AT commands manual [2] for more details)
- The Xmodem-1k protocol is used for downloading the new Firmware image via a terminal application
- A special boot loader on the module performs Firmware installation, security verifications and module reboot
- Firmware authenticity verification is performed via a security signature during the download. Firmware is then installed, overwriting the current version. In case of power loss during this phase, the boot loader detects a fault at the next wake-up, and restarts the Firmware download from the Xmodem-1k handshake. After completing the upgrade, the module is reset again and wakes-up in normal boot

# A.1.2 FOAT procedure

The application processor must proceed in the following way:

- send through the UART the AT+UFWUPD command, specifying the file type and the desired baud rate
- reconfigure the serial communication at the selected baud rate, without flow control with the Xmodem-1k protocol
- send the new FW image via Xmodem-1k

#### A.2 Firewall

The feature allows the LEON-G100/G200 user to reject incoming connections originated from IP addresses different from the specified list.

#### A.3 TCP/IP

Via the AT commands it's possible to access the TCP/IP functionalities over the GPRS connection. For more details about AT commands see the u-blox AT Commands Manual [2].

# A.3.1 Multiple IP addresses and sockets

Using LEON's embedded TCP/IP or UDP/IP stack, only 1 IP instance (address) is supported. The IP instance supports up to 16 sockets. Using an external TCP/IP stack (on the application processor), it is possible to have 2 IP instances (addresses).

## A.4 FTP

LEON G200 supports via AT commands the File Transfer Protocol functionalities. File are read and stored in the local file system of the module. For more details about AT commands see the u-blox AT Commands Manual [2].



#### A.5 HTTP

HTTP client is implemented in LEON. HEAD, GET, POST, DELETE and PUT operations are available. The file size to be uploaded / downloaded depends on the free space available in the local file system (FFS) at the moment of the operation. Up to 4 HTTP client contexts to be used simultaneously.

For more details about AT commands see the u-blox AT Commands Manual [2].

## A.6 SMTP

LEON supports SMTP client functionalities. It is possible to specify the common parameters (e.g. server data, authentication method, etc.) can be specified, to send an email to a SMTP server. Emails can be send with or without attachment. Attachments are store in the local file system of LEON.

For more details about AT commands see the u-blox AT Commands Manual [2].

# A.7 Firmware (upgrade) Over The Air (FOTA) (LEON-G200 only)

Firmware upgrade over the air (FOTA) is available.

# A.8 GPS

The LEON-G100/G200 modules allow a simple and fast connection with the u-blox GPS modules (u-blox 5 family and above). Via the DDC bus it's possible to communicate and exchange data, while the available GPlOs can handle the GPS device power on/off.

For information about implementing u-blox GPS with LEON-G100/G200 modules, including using u-blox' AssistNow Assisted GPS (A-GPS) service see the GPS Integration Application Note [3].



# **B** Glossary

3GPP 3rd Generation Partnership Project

AC Alternating Current
ADC Analog to Digital Converter
ADN Abbreviated Dialing Numbers
AMR Adaptive Multi Rate

ASIC Application Specific Integrated Circuit

AT AT Command Interpreter Software Subsystem, or attention

BB Baseband

CBCH Cell Broadcast Channel
CBS Cell Broadcast Services

CLK Clock

CMOS Complementary Metal Oxide Semiconductor

CS Coding Scheme or Chip Select

CTS Clear To Send

DAC Digital Analog Converter

DC Direct Current
DCD Data Carrier Detect

DCE Data Communication Equipment

DCS Digital Cellular System
DDC Display Data Channel
DL Down Link (Reception)
DRX Discontinuous Reception
DSP Digital Signal Processing
DSR Data Set Ready

DTE Data Terminal Equipment
DTR Data Terminal Ready
EBU External Bus Interface Unit
EEP EEPROM Emulation Parameters

EGSM Extended GSM

FMC Electromagnetic Compatibility EMI ElectroMagnetic Interference ESD Electrostatic Discharge ESR Equivalent Series Resistance Frequently Asked Questions FAQ FDN **Fixed Dialing Numbers** FET Field Effect Transistor FFS Flash File System FIR Finite Impulse Response **FOAT** Firmware (upgrade) Over AT FOTA Firmware Over The Air File Transfer Protocol FTP

FW Firmware GND Ground

GPIO General Purpose Input Output
GPRS General Packet Radio Service
GPS Global Positioning System

GSM Global System for Mobile Communications

HDLC High Level Data Link Control HTTP HyperText Transfer Protocol

I/O Input / Output

I/Q In phase and Quadrature
 I2C Inter-Integrated Circuit
 I2S Inter IC Sound

IIR Infinite Impulse Response
IP Internet Protocol

ISO International Organization for Standardization
ITU International Telecomunication Union



LDN Last Dialed Numbers
LDO Low-Dropout
LED Light Emitting Diode
LNA Low Noise Amplifier
M2M Machine to Machine
ME Mobile Equipment

MIDI Musical Instrument Digital Interface

MSB Most Significant Bit
MSD Moisture Sensitive Devices
MSL Moisture Sensitivity Level
MUX Multiplexer or Multiplexed
NOM Network Operating Mode
NTC Negative Temperature Coefficient
OSI Open Systems Interconnection

PA Power Amplifier

PBCCH Packet Broadcast Control Channel
PCCCH Packet Common Control Channel

PC Personal Computer
PCB Printed Circuit Board
PCM Pulse Code Modulation

PCS Personal Communications Service

PICS Protocol Implementation Conformance Statement
PIXIT Protocol Implementation Extra Information for Testing

PMU Power Management Unit
PPS Protocol and Parameter Selection
PSRAM Pseudo Static Random Access Memory

RF Radio Frequency
RI Ring Indicator

RoHS Restriction of Hazardous Substances Directive

RTC Real Time Clock
RTS Ready To Send
RX Receiver
RXD RX Data

SAR Specific Absorption Rate
SAW Surface Acoustic Wave

SCL Serial Clock
SDA Serial Data

SDN Service Dialing Numbers
SIM Subscriber Identity Module
SMA SubMiniature version A connector

SMS Short Message Service
SMTP Simple Mail Transfer Protocol

STK SIM Toolkit
SW Software
TCH Traffic Channel

TCP Transmission Control Protocol
TDMA Time Division Multiple Access
TS Technical Specification

TX Transmitter
TXD TX Data

UART Universal Asynchronous Receiver Transmitter

UDP User Datagram Protocol
UL Up Link (Transmission)
VCO Voltage Controlled Oscillator
VSWR Voltage Standing Wave Ratio

WA Word Alignment



# **Related documents**

- [1] u-blox LEON-G100/G200 Data Sheet, Document No GSM.G1-HW-09001
- [2] u-blox AT Commands Manual, Document No GSM.G1-SW-09002
- [3] GPS Integration Application Note, Document No GSM.G1-CS-09007
- [4] ITU-T Recommendation V.24, 02-2000. List of definitions for interchange circuits between data terminal equipment (DTE) and data circuit-terminating equipment (DCE). http://www.itu.int/rec/T-REC-V.24-200002-l/en
- [5] 3GPP TS 27.007 AT command set for User Equipment (UE) (Release 1999)
- [6] 3GPP TS 27.005 Use of Data Terminal Equipment Data Circuit terminating; Equipment (DTE DCE) interface for Short Message Service (SMS) and Cell Broadcast Service (CBS) (Release 1999)
- [7] 3GPP TS 27.010 Terminal Equipment to User Equipment (TE-UE) multiplexer protocol (Release 1999)
- [8] The I2C-bus specification, Version 2.1, Jan 2000, http://www.nxp.com/acrobat\_download/literature/9398/39340011\_21.pdf

Part of the documents mentioned above can be downloaded from u-blox web-site (http://www.u-blox.com).



D

01/29/2010 lpah

# **Revision history**

| Revision | Date       | Name                        | Status / Comments                                                                                                                                                                                                                                                                                                                                    |
|----------|------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -        | 30/04/2009 | tgri                        | Initial release. Objective specification                                                                                                                                                                                                                                                                                                             |
| А        | 22/06/2009 | lpah                        | New CI                                                                                                                                                                                                                                                                                                                                               |
| A1       | 16/07/2009 | tgr                         | Change of document status to advance information                                                                                                                                                                                                                                                                                                     |
| В        | 20/08/2009 | lpah                        | Figure 1.1 and Figure 1.2: corrected the LEON block diagram                                                                                                                                                                                                                                                                                          |
|          | 20/00/2003 | трап                        | Figure 1.17: corrected the SIM Application circuit                                                                                                                                                                                                                                                                                                   |
|          |            |                             | Document updated for serial port handling  Table 1: renamed pins and description                                                                                                                                                                                                                                                                     |
|          |            |                             | Chapter 1.11.1: added the figures related to DSR behavior at power-on, RI behavior at SMS Arrival, RI behavior at incoming call and CTS handling in power saving mode                                                                                                                                                                                |
| С        | 4/11/2009  | tgri/lpah/sses<br>este/fves | Change of document status to Preliminary. Revision of 2.2.2 footprint and paste mask, 2.2.3 paste mask removed                                                                                                                                                                                                                                       |
|          |            |                             | Section 1.5.2completely revised. Added Table 3, updated section 1.5.3.1                                                                                                                                                                                                                                                                              |
|          |            |                             | Section 1.5.3: added charging temperature range values with clarification                                                                                                                                                                                                                                                                            |
|          |            |                             | Section 1.5.4: added clarification regarding V_BCKP current consumption; added formula to evaluate external capacitor capacitance requirement as function of the buffering time; updated application circuits.                                                                                                                                       |
|          |            |                             | Updated Figure 11: Real time clock supply (V_BCKP) application circuits using a 100 $\mu$ F capacitor to let the RTC run for ~50 seconds at 25°C or using a 70 mF capacitor to let the RTC run for ~10 hours at 25°C when the VCC supply is removed                                                                                                  |
|          |            |                             | Section 1.6.1: added Figure 13: Power on sequence description                                                                                                                                                                                                                                                                                        |
|          |            |                             | Section 1.6.2: added clarification regarding the application circuit to avoid an increase of the module current consumption in power dow mode and added the power off sequence diagram                                                                                                                                                               |
|          |            |                             | Added Figure 14: Power off sequence description                                                                                                                                                                                                                                                                                                      |
|          |            |                             | Section 1.6.3: added RESET_N equivalent circuit description                                                                                                                                                                                                                                                                                          |
|          |            |                             | Updated Figure 15: Application circuits to reset the module using a push button or using an application processor                                                                                                                                                                                                                                    |
|          |            |                             | Section 1.9.1.3: clarified and updated application circuit description to connect a handset; added application circuit description to connect an external audio device with analog input/outputs; clarified and updated application circuit description to connect a headset.                                                                        |
|          |            |                             | Added Figure 20. Section0: clarified and updated application circuit description in hands free mode                                                                                                                                                                                                                                                  |
|          |            |                             | Section 1.9.2: added clarification regarding the application circuit to avoid an increase of the module current consumption in power dow                                                                                                                                                                                                             |
|          |            |                             | mode. Section 1.12: clarified and updated application circuit description for the SIM card. Section 1.11: corrected MAX3237 description; added clarification regarding the application circuit to avoid an increase of the module current consumption in power down mode. Section 1.12: clarified as the measured value is input impedance dependent |
|          |            |                             | Section 1.13: added clarification regarding the application circuit to avoid an increase of the module current consumption in power down mode.                                                                                                                                                                                                       |
|          |            |                             | Updated section 2.1: Check UART signals direction, since the signal names follow the ITU-T V.24 Recommendation.                                                                                                                                                                                                                                      |
|          |            |                             | Added section 2.3 to explain module thermal resistance. Section 1.11.1: corrected supported UART frame formatCorrected and improved description Updated and improved Figure 3: Power supply concept                                                                                                                                                  |
|          |            |                             | Added VCC extended and normal operating ranges description and clarified DC power supply requirements in section 1.5.2                                                                                                                                                                                                                               |
|          |            |                             | Updated and improved Figure 6: Description of the VCC current consumption profile versus time during a GSM call content and caption                                                                                                                                                                                                                  |
|          |            |                             | Clarified current profile description in section 1.5.2.3                                                                                                                                                                                                                                                                                             |
|          |            |                             | Updated and improved content and caption                                                                                                                                                                                                                                                                                                             |
|          |            |                             | Clarified charger requirements in section 1.5.3                                                                                                                                                                                                                                                                                                      |
|          |            |                             | Grouped sections Module power on, Module power off, Module reset into the 1.6 System functions chapter                                                                                                                                                                                                                                               |
|          |            |                             | Updated and improved Figure 13: Power on sequence description                                                                                                                                                                                                                                                                                        |
|          |            |                             | Updated and improved Figure 14: Power off sequence description                                                                                                                                                                                                                                                                                       |
|          |            |                             | Clarified Antenna supervisor purpose in the relative section                                                                                                                                                                                                                                                                                         |
|          |            |                             | Updated Figure 19: Headset connector application circuit content                                                                                                                                                                                                                                                                                     |
|          |            |                             | Clarified I2S PCM mode path in section 1.9.2.1                                                                                                                                                                                                                                                                                                       |
|          |            |                             | Updated section 1.11.1: clarified, added and corrected UART features, UART signal behavior,.                                                                                                                                                                                                                                                         |
|          |            |                             | Updated and improved Figure 25: CTS behavior during normal module operation: the CTS line indicates when the module is able (CTS = ON) or not able (CTS = OFF) to accept data from the DTE and communicate through the UART interface content and caption                                                                                            |
|          |            |                             | Updated Figure 24: UART default frame format (8N1) description caption                                                                                                                                                                                                                                                                               |
|          |            |                             | Deleted the double repeated point in the Schematic design-in checklist                                                                                                                                                                                                                                                                               |
|          |            |                             | Clarified pins arrangement in section 2.2.1                                                                                                                                                                                                                                                                                                          |
|          |            |                             | Clarified ground plane requirements in section 2.2.1.4                                                                                                                                                                                                                                                                                               |
|          |            |                             | Renumbered sections Antenna termination, Antenna radiation, Antenna detection functionality                                                                                                                                                                                                                                                          |
|          |            |                             | Corrected AT Commands Manual code in Related documents section                                                                                                                                                                                                                                                                                       |
|          |            |                             | Removed "System Configuration" chapter                                                                                                                                                                                                                                                                                                               |

Improved audio interfaces and updated approvals chapter



# **Contact**

For complete contact information visit us at www.u-blox.com

#### u-blox Offices

#### North, Central and South America

#### u-blox America, Inc.

Phone: +1 (703) 483 3180 E-mail: info\_us@u-blox.com

#### **Regional Office West Coast:**

Phone: +1 (703) 483 3184 E-mail: info\_us@u-blox.com

#### **Technical Support:**

Phone: +1 (703) 483 3185 E-mail: support\_us@u-blox.com

#### Headquarters Europe, Middle East, Africa

#### u-blox AG

Phone: +41 44 722 74 44
E-mail: info@u-blox.com
Support: support @u-blox.com

#### Asia, Australia, Pacific

#### u-blox Singapore Pte. Ltd.

Phone: +65 6734 3811 E-mail: info\_ap@u-blox.com Support: support\_ap@u-blox.com

#### **Regional Office China:**

Phone: +86 10 68 133 545
E-mail: info\_cn@u-blox.com
Support: support\_cn@u-blox.com

#### Regional Office Japan:

Phone: +81 3 5775 3850
E-mail: info\_jp@u-blox.com
Support: support\_jp@u-blox.com

#### Regional Office Korea:

Phone: +82 2 542 0861 E-mail: info\_kr@u-blox.com Support: support\_kr@u-blox.com

#### Regional Office Taiwan:

Phone: +886 2 2657 1090 E-mail: info\_tw@u-blox.com Support: support\_tw@u-blox.com